首頁(yè)>UPD48288236AFF-E18-DW1-A>規(guī)格書(shū)詳情
UPD48288236AFF-E18-DW1-A中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- UPD48288236AFF-E18-DW1
- UPD48288236AF1-E24-DW1-A
- UPD48288236AF1-E18-DW1-A
- UPD48288236-A
- UPD48288236A
- UPD48288218FF-EF33-DW1-A
- UPD48288218FF-EF25-DW1-A
- UPD48288218FF-E33-DW1-A
- UPD48288218AFF-E33-DW1-A
- UPD48288218AFF-E33-DW1
- UPD48288218AFF-E25-DW1-A
- UPD48288218AFF-E25-DW1
- UPD48288218AFF-E24-DW1-A
- UPD48288218AFF-E24-DW1
- UPD48288218AFF-E18-DW1-A
- UPD48288218AFF-E18-DW1
- UPD48288218AF1-E24-DW1-A
- UPD48288218AF1-E18-DW1-A
UPD48288236AFF-E18-DW1-A規(guī)格書(shū)詳情
Features
? SRAM-type interface
? Double-data-rate architecture
? PLL circuitry
? Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
? Non-multiplexed addresses
? Multiplexing option is available.
? Data mask for WRITE commands
? Differential input clocks (CK and CK#)
? Differential input data clocks (DK and DK#)
? Data valid signal (QVLD)
? Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
? User programmable impedance output (25 Ω - 60 Ω)
? JTAG boundary scan
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞薩 |
21+ |
BGA |
7500 |
只做原裝所有貨源可以追溯原廠 |
詢價(jià) | ||
RENESAS/瑞薩 |
23+ |
BGA |
6000 |
專(zhuān)業(yè)配單保證原裝正品假一罰十 |
詢價(jià) | ||
RENESAS/瑞薩 |
23+ |
BGA |
12500 |
全新原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
RENESAS |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
RENESAS/瑞薩 |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
RENESAS/瑞薩 |
2023+ |
BGA |
8635 |
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營(yíng)店 |
詢價(jià) | ||
RENESAS/瑞薩 |
21+ |
BGA |
6000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
詢價(jià) | ||
RENESAS/瑞薩 |
2022+ |
BGA |
8600 |
英瑞芯只做原裝正品 |
詢價(jià) | ||
RENESAS/瑞薩 |
21+ |
BGA |
10000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
詢價(jià) | ||
RENESAS/瑞薩 |
22+ |
BGA |
25000 |
只做原裝進(jìn)口現(xiàn)貨,專(zhuān)注配單 |
詢價(jià) |