首頁>UPD48288218AFF-E18-DW1>規(guī)格書詳情
UPD48288218AFF-E18-DW1中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- UPD48288218AF1-E18-DW1-A
- UPD48288209AF1-E24-DW1-A
- UPD48288218AF1-E24-DW1-A
- UPD48288209AF1
- UPD48288209-A
- UPD48288209A
- UPD48288209AFF-E18-DW1
- UPD48288209AFF-E18-DW1-A
- UPD48288209AFF-E24-DW1
- UPD48288209AFF-E24-DW1-A
- UPD48288209AFF-E25-DW1
- UPD48288209AFF-E25-DW1-A
- UPD48288209AFF-E33-DW1
- UPD48288209AFF-E33-DW1-A
- UPD48288209FF-E33-DW1-A
- UPD48288209FF-EF25-DW1-A
- UPD48288209FF-EF33-DW1-A
- UPD48288218-A
UPD48288218AFF-E18-DW1規(guī)格書詳情
Features
? SRAM-type interface
? Double-data-rate architecture
? PLL circuitry
? Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
? Non-multiplexed addresses
? Multiplexing option is available.
? Data mask for WRITE commands
? Differential input clocks (CK and CK#)
? Differential input data clocks (DK and DK#)
? Data valid signal (QVLD)
? Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
? User programmable impedance output (25 Ω - 60 Ω)
? JTAG boundary scan
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS |
23+ |
BGA |
8650 |
受權代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
NEC |
22+23+ |
BGA |
22614 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
RENESAS |
23+ |
NA |
50 |
專業(yè)電子元器件供應鏈正邁科技特價代理QQ1304306553 |
詢價 | ||
RENESAS/瑞薩 |
22+ |
BGA |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
RENESAS |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
REN |
2022+ |
BGA |
8600 |
英瑞芯只做原裝正品 |
詢價 | ||
RENESAS |
24+ |
BGA |
35200 |
一級代理/放心采購 |
詢價 | ||
RENESAS |
23+ |
BGA |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
RENESAS/瑞薩 |
22+ |
NA |
35000 |
原裝現(xiàn)貨,假一罰十 |
詢價 | ||
RENESAS/瑞薩 |
23+ |
BGA |
11200 |
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 |