首頁>HY57V561620CLTP-S>規(guī)格書詳情
HY57V561620CLTP-S中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- HY57V561620CLT-8
- HY57V561620CLTP-8
- HY57V561620CLTP-P
- HY57V561620BT-6I
- HY57V561620BT-PI
- HY57V561620CLT-6
- HY57V561620CLTP-6
- HY57V561620CLTP-K
- HY57V561620BT-8I
- HY57V561620BLT-8I
- HY57V561620BLT-SI
- HY57V561620C
- HY57V561620CLT-7
- HY57V561620CLTP-H
- HY57V561620CLT-P
- HY57V561620BLT-KI
- HY57V561620BT-HI
- HY57V561620CLTP-7
HY57V561620CLTP-S規(guī)格書詳情
DESCRIPTION
The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.
HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
? Single 3.3±0.3V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 8192 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CAS Latency ; 2, 3 Clocks
? Ambient Temperature: -40~85°C
產(chǎn)品屬性
- 型號:
HY57V561620CLTP-S
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
4 Banks x 4M x 16Bit Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX/海力士 |
22+ |
TSSOP |
9000 |
原裝正品 |
詢價(jià) | ||
HYNIX/海力士 |
23+ |
TSOP |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價(jià)格優(yōu)勢、品種 |
詢價(jià) | ||
HY |
2021+ |
SMD |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
HY |
23+ |
TSOP54 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
HYNIX |
24+ |
SOP |
7 |
詢價(jià) | |||
HY |
23+24 |
TSOP |
29650 |
原裝正品優(yōu)勢渠道價(jià)格合理.可開13%增值稅發(fā)票 |
詢價(jià) | ||
HYNIX |
22+ |
TSOP |
38582 |
鄭重承諾只做原裝進(jìn)口貨 |
詢價(jià) | ||
HY |
TSOP54 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
HYINX |
1824+ |
TSOP |
5704 |
原裝現(xiàn)貨專業(yè)代理,可以代拷程序 |
詢價(jià) | ||
HYNIX |
04+ |
TSSOP |
11 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
詢價(jià) |