首頁>HY57V561620BLT-PI>規(guī)格書詳情
HY57V561620BLT-PI中文資料海力士數(shù)據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多HY57V561620BLT-PI規(guī)格書詳情
DESCRIPTION
The HY57V561620B is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620B is organized as 4banks of 4,194,304x16.
HY57V561620B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Single 3.3±0.3V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 8192 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CAS Latency ; 2, 3 Clocks
產品屬性
- 型號:
HY57V561620BLT-PI
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
4 Banks x 4M x 16Bit Synchronous DRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HYNIX/海力士 |
23+ |
TSOP |
10000 |
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
HYNIX |
19+ |
TSOP54 |
73837 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
HYNIX |
15+ |
TSSOP54 |
11560 |
全新原裝,現(xiàn)貨庫存,長期供應 |
詢價 | ||
HYNIX/海力士 |
2021+ |
TSSOP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
HY |
23+ |
TSOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
HY |
24+ |
TSOP |
3125 |
詢價 | |||
HYNIX |
23+ |
TSOP/54 |
7000 |
絕對全新原裝!100%保質量特價!請放心訂購! |
詢價 | ||
TSOP-54 |
21+ |
HYNIX |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | ||
HY |
24+ |
TSOP-54 |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
HYNIX |
21+ |
TSOP |
13880 |
公司只售原裝,支持實單 |
詢價 |