首頁(yè)>WED2ZL361MS42BC>規(guī)格書詳情
WED2ZL361MS42BC中文資料WEDC數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
WED2ZL361MS42BC |
功能描述 | 1Mx36 Synchronous Pipeline Burst NBL SRAM |
文件大小 |
647.4 Kbytes |
頁(yè)面數(shù)量 |
12 頁(yè) |
生產(chǎn)廠商 | White Electronic Designs Corporation |
企業(yè)簡(jiǎn)稱 |
WEDC |
中文名稱 | White Electronic Designs Corporation |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-28 18:44:00 |
人工找貨 | WED2ZL361MS42BC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多WED2ZL361MS42BC規(guī)格書詳情
DESCRIPTION
The WEDC SyncBurst - SRAM family employs high-speed, low-power CMOS designs that are fabricated using an advanced CMOS process. WEDC’s 32Mb SyncBurst SRAMs integrate two 1M x 18 SRAMs into a single BGA package to provide 1M x 36 configuration. All synchronous inputs pass through registers controlled by a positiveedge-triggered single-clock input (CK). The NBL or No Bus Latency Memory utilizes all the bandwidth in any combination of operating cycles. Address, data inputs, and all control signals except output enable and linear burst order are synchronized to input clock. Burst order control must be tied “High or Low.” Asynchronous inputs include the sleep mode enable (ZZ). Output Enable controls the outputs at any given time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation and provides increased timing flexibility for incoming signals.
FEATURES
■ Fast clock speed: 250, 225, 200, 166, 150, 133MHz
■ Fast access times: 2.6, 2.8, 3.0, 3.5, 3.8, 4.2ns
■ Fast OE# access times: 2.6, 2.8, 3.0, 3.5, 3.8, 4.2ns
■ Separate +2.5V ± 5 power supplies for Core, I/O (VCC, VCCQ)
■ Snooze Mode for reduced-standby power
■ Individual Byte Write control
■ Clock-controlled and registered addresses, data I/Os and control signals
■ Burst control (interleaved or linear burst)
■ Packaging:
■ 119-bump BGA package
■ Low capacitive bus loading
產(chǎn)品屬性
- 型號(hào):
WED2ZL361MS42BC
- 制造商:
WEDC
- 制造商全稱:
White Electronic Designs Corporation
- 功能描述:
1Mx36 Synchronous Pipeline Burst NBL SRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
WEDC |
1815+ |
BGA |
6528 |
只做原裝正品現(xiàn)貨!或訂貨,假一賠十! |
詢價(jià) | ||
WEDC |
21+ |
BGA |
8000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
詢價(jià) | ||
WEDC |
QQ咨詢 |
BGA |
66 |
全新原裝 研究所指定供貨商 |
詢價(jià) | ||
WEDC |
23+ |
NA/ |
3268 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
Microsemi(美高森美) |
23+ |
CBGA255 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
WEDC |
24+ |
BGA |
35210 |
原裝現(xiàn)貨/放心購(gòu)買 |
詢價(jià) | ||
WEDC |
24+ |
NA |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
NULL |
2138+ |
BGA |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
WED |
23+ |
BGA |
1733 |
專業(yè)優(yōu)勢(shì)供應(yīng) |
詢價(jià) | ||
2023+ |
3000 |
進(jìn)口原裝現(xiàn)貨 |
詢價(jià) |