首頁>UPSD3253BV-40T6>規(guī)格書詳情
UPSD3253BV-40T6中文資料意法半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
UPSD3253BV-40T6 |
功能描述 | Flash Programmable System Devices with 8032 Microcontroller Core and 256Kbit SRAM |
文件大小 |
1.21498 Mbytes |
頁面數(shù)量 |
176 頁 |
生產(chǎn)廠商 | STMicroelectronics |
企業(yè)簡稱 |
STMICROELECTRONICS【意法半導(dǎo)體】 |
中文名稱 | 意法半導(dǎo)體(ST)集團官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-8 19:11:00 |
相關(guān)芯片規(guī)格書
更多UPSD3253BV-40T6規(guī)格書詳情
SUMMARY DESCRIPTION
■ Dual bank Flash memories
– Concurrent operation, read from memory while erasing and writing the other. In-Application Programming (IAP) for remote updates
– Large 128KByte or 256KByte main Flash memory for application code, operating sys tems, or bit maps for graphic user interfaces
– Large 32KByte secondary Flash memory di vided in small sectors. Eliminate external EE PROM with software EEPROM emulation
– Secondary Flash memory is large enough for sophisticated communication protocol (USB) during IAP while continuing critical system tasks
■ Large SRAM with battery back-up option
– 32KByte SRAM for RTOS, high-level languages, communication buffers, and stacks
■ Programmable Decode PLD for flexible address mapping of all memories
– Place individual Flash and SRAM sectors on any address boundary
– Built-in page register breaks restrictive 8032 limit of 64KByte address space
– Special register swaps Flash memory segments between 8032 “program” space and “data” space for efficient In-Application Programming
■ High-speed clock standard 8032 core (12-cycle)
– 40MHz operation at 5V, 24MHz at 3.3V
– 2 UARTs with independent baud rate, three 16-bit Timer/Counters and two External Interrupts
■ USB Interface (some devices only)
– Supports USB 1.1 Slow Mode (1.5Mbit/s)
– Control endpoint 0 and interrupt endpoints 1 and 2
■ I2C interface for peripheral connections
– Capable of master or slave operation
■ 5 Pulse Width Modulator (PWM) channels
– Four 8-bit PWM units
– One 8-bit PWM unit with programmable period
■ 4-channel, 8-bit Analog-to-Digital Converter (ADC) with analog supply voltage (VREF)
■ Standalone Display Data Channel (DDC)
– For use in monitor, projector, and TV applications
– Compliant with VESA standards DDC1 and DDC2B
– Eliminate external DDC PROM
■ Six I/O ports with up to 50 I/O pins
– Multifunction I/O: GPIO, DDC, I2C, PWM, PLD I/O, supervisor, and JTAG
– Eliminates need for external latches and logic
■ 3000 gate PLD with 16 macrocells
– Create glue logic, state machines, delays, etc.
– Eliminate external PALs, PLDs, and 74HCxx
– Simple PSDsoft Express software ...Free
■ Supervisor functions
– Generates reset upon low voltage or watch dog time-out. Eliminate external supervisor device
– RESET Input pin; Reset output via PLD
■ In-System Programming (ISP) via JTAG
– Program entire chip in 10 - 25 seconds with no involvement of 8032
– Allows efficient manufacturing, easy product testing, and Just-In-Time inventory
– Eliminate sockets and pre-programmed parts
– Program with FlashLINKTM cable and any PC
■ Content Security
– Programmable Security Bit blocks access of device programmers and readers
■ Zero-Power Technology
– Memories and PLD automatically reach standby current between input changes
■ Packages
– 52-pin TQFP
– 80-pin TQFP: allows access to 8032 address/data/control signals for connecting to external peripherals
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ST |
2138+ |
QFP |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價 | ||
ST/意法半導(dǎo)體 |
21+ |
原廠原封 |
5000 |
全新原裝 現(xiàn)貨 價優(yōu) |
詢價 | ||
ST/意法半導(dǎo)體 |
21+ |
52-LQFP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
ST |
QFP |
396379 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
ST |
2015+ |
SMD |
19998 |
專業(yè)代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
ST/意法半導(dǎo)體 |
21+ |
52-LQFP |
6000 |
原裝現(xiàn)貨 |
詢價 | ||
ST |
TQFP-5.. |
6000 |
絕對原裝自己現(xiàn)貨 |
詢價 | |||
ST/意法半導(dǎo)體 |
2022+ |
52-LQFP |
8080 |
我司100%原裝正品現(xiàn)貨,現(xiàn)貨眾多歡迎加微信 |
詢價 | ||
ST |
21+ |
QFP |
1 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
ST |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 |