首頁(yè)>TCP630-20R>規(guī)格書詳情
TCP630-20R中文資料TEWS數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
TCP630-20R |
功能描述 | Reconfigurable FPGA with TTL/Differential I/O to PIM Module Slot |
文件大小 |
125.86 Kbytes |
頁(yè)面數(shù)量 |
2 頁(yè) |
生產(chǎn)廠商 | TEWS Technologies GmbH |
企業(yè)簡(jiǎn)稱 |
TEWS |
中文名稱 | TEWS Technologies GmbH官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-14 11:20:00 |
人工找貨 | TCP630-20R價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
TCP630-20R規(guī)格書詳情
Application Information
The TCP630 is a standard 3U 32 bit CompactPCI module providing a user configurable FPGA with 300,000 or 600,000 system gates. All local signals from the PCI controller are routed to the FPGA.
The TCP630 provides 64 ESD-protected TTL lines, 32 differential I/O lines using EIA-422 / EIA-485 compatible, ESD-protected line transceivers or 32 TTL and 16 differential I/Os. All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull-up resistor. The pull-up voltage is selectable to be either +3.3V or +5V. The differential I/O lines are terminated by 120Ω resistors.
Am Bahnhof 7 25469 Halstenbek, Germany
Phone: +49 (0) 4101 4058 0 Fax: +49 (0) 4101 4058 19
e-mail: info@tews.com www.tews.com
For flexible front I/O solutions the TCP630 provides a PIM Module slot, allowing active and passive signal conditioning. With the TPIM003 all I/O signals are provided on a HD68 connector. An option also offers in parallel rear I/O via the J2 connector.
TCP630-10R
The FPGA is configured by a serial flash. The flash device is in-system programmable via driver software over the PCI bus. An in-circuit debugging option is available via an optionally mountable JTAG header for readback and real-time debugging of the FPGA design (using Xilinx “ChipScope”).
A programmable clock generator supplies up to six different clock frequencies between 200 kHz and 166 MHz. All outputs are available at the FPGA, one clock source is in addition used as the local clock signal for the PCI controller. The clock generator settings are stored in an EEPROM and can be changed by the driver software through PCI9030 GPIO pins.
The configuration EEPROM of the PCI controller can also be modified by the driver software, to adapt address spaces etc.
User applications can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com.
For First Time Users the Engineering Documentation TCP630-ED is recommended. The Engineering Documentation includes TCP630-DOC, schematics, data sheets / application notes of the components and well documented sample VHDL source code.
Software Support (TDRV004-SW-xx) for different operating systems is available.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TOSHIBA/東芝 |
23+ |
SOP-8 |
3000 |
原裝正品假一罰百!可開增票! |
詢價(jià) | ||
OK |
23+ |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | |||
FOR |
24+ |
SMD |
9558 |
全新原裝數(shù)量均有多電話咨詢 |
詢價(jià) | ||
SAMSUNG(三星) |
23+ |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | |||
24+ |
N/A |
56000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
TOSHIBA |
11+ |
DIP-4 |
8000 |
全新原裝,絕對(duì)正品現(xiàn)貨供應(yīng) |
詢價(jià) | ||
SAMSUNG/三星 |
2447 |
0805 |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
22+23+ |
49483 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||||
TONGCHUAN |
SMD-4 |
35560 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
MURATA |
23+ |
SMD |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) |