首頁(yè)>SPC5606BKVMG4R>規(guī)格書(shū)詳情
SPC5606BKVMG4R中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
SPC5606BKVMG4R規(guī)格書(shū)詳情
Features
? Single issue, 32-bit CPU core complex (e200z0h)
— Compliant with the Power Architecture? technology
embedded category
— Enhanced instruction set allowing variable length
encoding (VLE) for code size footprint reduction.
With the optional encoding of mixed 16-bit and
32-bit instructions, it is possible to achieve
significant code size footprint reduction.
? Up to 1.5 MB on-chip code flash memory supported with
the flash memory controller
? 64 (4 × 16) KB on-chip data flash memory with ECC
? Up to 96 KB on-chip SRAM
? Memory protection unit (MPU) with 8 region descriptors
and 32-byte region granularity on certain family members
(Refer to Table 1 for details.)
? Interrupt controller (INTC) capable of handling 204
selectable-priority interrupt sources
? Frequency modulated phase-locked loop (FMPLL)
? Crossbar switch architecture for concurrent access to
peripherals, Flash, or RAM from multiple bus masters
? 16-channel eDMA controller with multiple transfer
request sources using DMA multiplexer
? Boot assist module (BAM) supports internal Flash
programming via a serial link (CAN or SCI)
? Timer supports I/O channels providing a range of 16-bit
input capture, output compare, and pulse width
modulation functions (eMIOS)
? 2 analog-to-digital converters (ADC): one 10-bit and one
12-bit
? Cross Trigger Unit to enable synchronization of ADC
conversions with a timer event from the eMIOS or PIT
? Up to 6 serial peripheral interface (DSPI) modules
? Up to 10 serial communication interface (LINFlex)
modules
? Up to 6 enhanced full CAN (FlexCAN) modules with
configurable buffers
? 1 inter-integrated circuit (I2C) interface module
? Up to 149 configurable general purpose pins supporting
input and output operations (package dependent)
? Real-Time Counter (RTC)
? Clock source from internal 128 kHz or 16 MHz oscillator
supporting autonomous wakeup with 1 ms resolution with
maximum timeout of 2 seconds
? Optional support for RTC with clock source from external
32 kHz crystal oscillator, supporting wakeup with 1 sec
resolution and maximum timeout of 1 hour
? Up to 8 periodic interrupt timers (PIT) with 32-bit counter
resolution
? Nexus development interface (NDI) per IEEE-ISTO
5001-2003 Class Two Plus
? Device/board boundary scan testing supported per Joint
Test Action Group (JTAG) of IEEE (IEEE 1149.1)
? On-chip voltage regulator (VREG) for regulation of
input supply for all internal levels
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
FREESCALE |
2022+ |
QFP144 |
30000 |
進(jìn)口原裝現(xiàn)貨供應(yīng),原裝 假一罰十 |
詢價(jià) | ||
FREESCALE |
23+ |
QFP144 |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | ||
FREESCA |
2020+ |
QFP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
FREESCALE |
24+ |
QFP |
6880 |
只做原裝,公司現(xiàn)貨庫(kù)存 |
詢價(jià) | ||
NXP |
21+ |
BGA |
4435 |
全新原裝虧本出 |
詢價(jià) | ||
FREESCALE |
2022 |
QFP |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價(jià) | ||
NXP |
23+ |
LQFP144 |
12800 |
公司只有原裝 歡迎來(lái)電咨詢。 |
詢價(jià) | ||
FREESCALE |
24+ |
QFP144 |
4500 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
NXP(恩智浦) |
21+ |
6000 |
只做原裝正品,賣(mài)元器件不賺錢(qián)交個(gè)朋友 |
詢價(jià) |