首頁>SN74LV2T74PWR>規(guī)格書詳情

SN74LV2T74PWR中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN74LV2T74PWR
廠商型號(hào)

SN74LV2T74PWR

功能描述

SN74LV2T74 Dual D-Type Flip-Flop With Integrated Translation

絲印標(biāo)識(shí)

LV2T74

封裝外殼

TSSOP

文件大小

1.91822 Mbytes

頁面數(shù)量

30

生產(chǎn)廠商 Texas Instruments
企業(yè)簡(jiǎn)稱

TI德州儀器

中文名稱

美國(guó)德州儀器公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-14 22:30:00

SN74LV2T74PWR規(guī)格書詳情

1 Features

? Wide operating range of 1.8 V to 5.5 V

? Single-supply voltage translator (refer to LVxT

Enhanced Input Voltage):

– Up translation:

? 1.2 V to 1.8 V

? 1.5 V to 2.5 V

? 1.8 V to 3.3 V

? 3.3 V to 5.0 V

– Down translation:

? 5.0 V, 3.3 V, 2.5 V to 1.8 V

? 5.0 V, 3.3 V to 2.5 V

? 5.0 V to 3.3 V

? 5.5-V tolerant input pins

? Supports standard pinouts

? Up to 150 Mbps with 5-V or 3.3-V VCC

? Latch-up performance exceeds 250 mA

per JESD 17

2 Applications

? Convert a momentary switch to a toggle switch

? Hold a signal during controller reset

? Input slow edge-rate signals

? Operate in noisy environments

? Divide a clock signal by two

3 Description

The SN74LV2T74 contains two independent D-type

positive-edge-triggered flip-flops. A low level at the

preset (PRE) input sets the output high. A low

level at the clear (CLR) input resets the output low.

Preset and clear functions are asynchronous and not

dependent on the levels of the other inputs. When

PRE and CLR are inactive (high), data at the data

(D) input meeting the setup time requirements is

transferred to the outputs (Q, Q) on the positive-going

edge of the clock (CLK) pulse. Clock triggering occurs

at a voltage level and is not directly related to the

rise time of the input clock (CLK) signal. Following

the hold-time interval, data at the data (D) input can

be changed without affecting the levels at the outputs

(Q, Q). The output level is referenced to the supply

voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and

5-V CMOS levels.

The input is designed with a lower threshold circuit to

support up translation for lower voltage CMOS inputs

(for example, 1.2 V input to 1.8 V output or 1.8 V input

to 3.3 V output). In addition, the 5-V tolerant input pins

enable down translation (for example, 3.3 V to 2.5 V

output).

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
2020+
SOIC-14
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
TI(德州儀器)
23+
SOP14
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
TI
24+
TSSOP
2789
全新原裝自家現(xiàn)貨!價(jià)格優(yōu)勢(shì)!
詢價(jià)
TI
25+
SOIC (D)
6000
原廠原裝,價(jià)格優(yōu)勢(shì)!13246658303
詢價(jià)
TexasInstruments
18+
ICQUAD2-INPUTORGATE14-SO
6800
公司原裝現(xiàn)貨/歡迎來電咨詢!
詢價(jià)
TI
24+
14-TSSOP
43054
專注TI品牌原裝正品代理分銷,認(rèn)準(zhǔn)水星電子
詢價(jià)
TEXAS
TSSOP14L
893993
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
TI/德州儀器
23+
SOIC-14
1500
只供應(yīng)原裝正品 歡迎詢價(jià)
詢價(jià)
24+
SSOP
500
本站現(xiàn)庫存
詢價(jià)
TI
21+
原廠原裝
13880
公司只售原裝,支持實(shí)單
詢價(jià)