首頁>S12CPU15UG/D>規(guī)格書詳情
S12CPU15UG/D中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
![S12CPU15UG/D](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號 |
S12CPU15UG/D |
功能描述 | The HCS12 V1.5 Core is a 16-bit processing core using the 68HC12 instruction set architecture (ISA). |
文件大小 |
8.05817 Mbytes |
頁面數(shù)量 |
548 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-2-10 14:08:00 |
S12CPU15UG/D規(guī)格書詳情
Features
The main features of the Core are:
? High-speed, 16-bit processing with the same programming model and instruction set as the
Motorola 68HC12 CPU
? Full 16-bit data paths for efficient arithmetic operation and high-speed mathematical execution
? Allows instructions with odd byte counts, including many single-byte instructions for more
efficient use of program memory space
? Three stage instruction queue to buffer program information for more efficient CPU execution
? Extensive set of indexed addressing capabilities including:
– Using the stack pointer as an indexing register in all indexed operations
– Using the program counter as an indexing register in all but auto increment/decrement mode
– Accumulator offsets using A, B or D accumulators
– Automatic index pre-decrement, pre-increment, post-decrement and post-increment (by -8 to
+8)
– 5-bit, 9-bit or 16-bit signed constant offsets
– 16-bit offset indexed-indirect and accumulator D offset indexed-indirect addressing
? Provides 2 to 122 I bit maskable interrupt vectors, 1 X bit maskable interrupt vector, 2 nonmaskable
CPU interrupt vectors and 3 reset vectors
? Optional register configurable highest priority I bit maskable interrupt
? On-chip memory and peripheral block interfacing with internal memory expansion capability and
external data chip select
? Configurable system memory and mapping options
? External Bus Interface (8-bit or 16-bit, multiplexed or non-multiplexed)
? Multiple modes of operation
? Hardware breakpoint support for forced or tagged breakpoints with two modes of operation:
– Dual Address Mode to match on either of two addresses
– Full Breakpoint Mode to match on address and data combination
? Single-wire background debug system implemented in on-chip hardware
? Secured mode of operation
? Fully synthesizable design
? Single Core clock operation
? Full Mux-D scan test implementation
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
YANGJIE |
24+ |
SOD-123HE |
50000 |
原廠直銷全新原裝正品現(xiàn)貨 歡迎選購 |
詢價(jià) | ||
HENLV恒率 |
23+ |
SIP |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價(jià) | ||
24+ |
N/A |
67000 |
一級代理-主營優(yōu)勢-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
HENLV恒率 |
2021+ |
SIP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
HENLV |
22+23+ |
DIP |
5870 |
一切實(shí)報(bào)只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
GeneSiC Semiconductor |
24+ |
DO-4 |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
VISHAY/威世 |
d1205020055p5200 |
d120502005 5 p5 |
80000 |
全新原裝現(xiàn)貨 樣品可售 |
詢價(jià) | ||
GeneSiC |
1935+ |
N/A |
55 |
加我qq或微信,了解更多詳細(xì)信息,體驗(yàn)一站式購物 |
詢價(jià) | ||
GeneSiC |
22+ |
NA |
55 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價(jià) |