首頁(yè)>QS5LV919>規(guī)格書(shū)詳情

QS5LV919中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

QS5LV919
廠商型號(hào)

QS5LV919

功能描述

3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

文件大小

98.35 Kbytes

頁(yè)面數(shù)量

12 頁(yè)

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡(jiǎn)稱

IDT

中文名稱

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-7 23:11:00

QS5LV919規(guī)格書(shū)詳情

DESCRIPTION:

The QS5LV919 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: 2xQ, Q0-Q4, Q5, Q/2. Careful layout and design ensure < 300 ps skew between the Q0-Q4, and Q/2 outputs. The QS5LV919 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5LV919 is designed for use in high-performance workstations, multiboard computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks.

For more information on PLL clock driver products, see Application Note AN-227.

FEATURES:

? 3.3V operation

? JEDEC compatible LVTTL level outputs

? Clock inputs are 5V tolerant

? < 300ps output skew, Q0–Q4

? 2xQ output, Q outputs, Q output, Q/2 output

? Outputs 3-state and reset while OE/RST low

? PLL disable feature for low frequency testing

? Internal loop filter RC network

? Functional equivalent to MC88LV915, IDT74FCT388915

? Positive or negative edge synchronization (PE)

? Balanced drive outputs ±24mA

? 160MHz maximum frequency (2xQ output)

? Available in QSOP and PLCC packages

產(chǎn)品屬性

  • 型號(hào):

    QS5LV919

  • 制造商:

    IDT

  • 制造商全稱:

    Integrated Device Technology

  • 功能描述:

    3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
QS
44
PLCC28
153
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
IDT
23+
NA/
3318
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
IDT
2020+
NA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢價(jià)
QS
2023+
PLCC28
50000
原裝現(xiàn)貨
詢價(jià)
IDT
22+
SSOP28
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價(jià)
IDT
21+
SSOP28
13880
公司只售原裝,支持實(shí)單
詢價(jià)
IDT
2023+
SSOP28
3827
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
IDT
22+
SSOP28
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
QUCKLOGIC
23+
PLCC28
7100
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)
IDT
23+
QSOP28
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售
詢價(jià)