首頁(yè)>QL3025-2PL84M>規(guī)格書詳情

QL3025-2PL84M中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書

QL3025-2PL84M
廠商型號(hào)

QL3025-2PL84M

功能描述

60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

文件大小

239.12 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡(jiǎn)稱

ETC1etc未分類制造商

中文名稱

未分類制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-1-29 23:03:00

QL3025-2PL84M規(guī)格書詳情

[QUICK LOGIC]

Product Summary

The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.

Device Highlights

High Performance and High Density

■60,000 Usable PLD Gates with 316 I/Os

■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz

■0.35um four-layer metal non-volatile CMOS process for smallest die sizes

Easy to Use/Fast Development Cycles

■100 routable with 100 utilization and complete pin-out stability

■Variable-grain logic cells provide high performance and 100 utilization

■Comprehensive design tools include high quality Verilog/VHDL synthesis

Advanced I/O Capabilities

■Interfaces with both 3.3 volt and 5.0 volt devices

■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades

■Full JTAG boundary scan

■Registered I/O cells with individually controlled clocks and output enables

Features

Total of 180 I/O pins

■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades

■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks

■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each

driven by an input-only pin

■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance

■Input + logic cell + output total delays under 6 ns

■Data path speeds exceeding 400 MHz

■Counter speeds over 300 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL3025-2PL84M

  • 功能描述:

    60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
DESICCA
24+
QFP
35210
原裝現(xiàn)貨/放心購(gòu)買
詢價(jià)
OUICKLOGIC
23+
QFP208
20000
全新原裝假一賠十
詢價(jià)
DESICCA
2020+
QFP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
QUICKLOGIC
QFP
98900
原廠集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-
詢價(jià)
QUALCOMM
22+
BGA
3000
原裝正品,支持實(shí)單
詢價(jià)
QUALCOMM
23+
QFP
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售
詢價(jià)
QUALCOMM
23+
QFP
2800
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)
24+
5000
公司存貨
詢價(jià)
QUICKLOGIC
23+
QFP
98900
原廠原裝正品現(xiàn)貨!!
詢價(jià)
QUICKLOGIC
2022
QFP
1600
詢價(jià)