首頁>PM7380>規(guī)格書詳情

PM7380中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書

PM7380
廠商型號(hào)

PM7380

功能描述

FRAME ENGINE AND DATA LINK MANAGER 32P672

文件大小

2.52055 Mbytes

頁面數(shù)量

2

生產(chǎn)廠商 PMC-Sierra, Inc
企業(yè)簡(jiǎn)稱

PMC

中文名稱

PMC-Sierra, Inc官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-12-30 22:27:00

PM7380規(guī)格書詳情

DESCRIPTION

The PM7380 FREEDM-32P672 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing, and PCI Bus memory management functions for a maximum of 672 bi-directional channels.

The FREEDM-32P672 may be configured to support H-MVIP, channelised T1/J1/E1 or unchannelised traffic across 32 physical links.

FEATURES

? Single-chip multi-channel HDLC controller with a 66 MHz, 32 bit Peripheral Component Interconnect (PCI) Revision 2.1 bus for configuration, monitoring and transfer of packet data, with an on-chip DMA controller with scatter/ gather capabilities.

? Supports up to 672 bi-directional HDLC channels assigned to a maximum of 32 H-MVIP digital telephony buses at 2.048 Mbps per link. The links are grouped into 4 logical groups of 8 links. A common clock and a type 0 frame pulse is shared among links in each logical group. The number of time-slots assigned to an HDLC channel is programmable from 1 to 32.

? Supports up to 672 bi-directional HDLC channels assigned to a maximum of 8 H-MVIP digital telephony buses at 8.192 Mbps per link. The links share a common clock and a type 0 frame pulse. The number of time-slots assigned to an HDLC channel is programmable from 1 to 128.

? Supports up to 672 bi-directional HDLC channels assigned to a maximum of 32 channelised T1/J1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1/J1) and from 1 to 31 (for E1).

? Supports up to 32 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link, subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 support a clock rate of up to 51.84 MHz. Channels assigned to links 3 to 31 support a clock rate of up to 10 MHz.

? Supports three bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link of up to 51.84 MHz when SYSCLK is running at 45 MHz.

? Supports a mix of up to 32 channelised, unchannelised and H-MVIP links, subject to the constraint of a maximum of 672 channels and a maximum aggregate link clock rate of 64 MHz in each direction.

? Links configured for channelised T1/J1/E1 or unchannelised operation support the gapped-clock method for determining time-slots which is backwards compatible with the FREEDM-8 and FREEDM-32 devices.

? For each channel, the HDLC receiver supports programmable flag sequence detection, bit de-stuffing and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences.

? For each channel, the receiver checks for packet abort sequences, octet ?ligned packet length and for minimum and maximum packet length. The receiver supports filtering of packets that are larger than a user specified maximum value.

? Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently to host memory. For channelised links, the octets are aligned with the receive time-slots.

? For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.

? For each channel, the HDLC transmitter supports programmable flag sequence generation, bit stuffing and frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the host or automatically when the channel underflows.

? Supports two levels of non-preemptive packet priority on each transmit channel. Low priority packets will not begin transmission until all high priority packets are transmitted.

? Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from host memory. For channelised links, the octets are aligned with the transmit time-slots.

? Provides 32 Kbytes of on-chip memory for partial packet buffering in both the ?ransmit and receive directions. This memory may be configured to support a variety of different channel configurations from a single channel with 32 Kbytes of buffering to 672 channels, each with a minimum of 48 bytes of buffering.

? Supports PCI burst sizes of up to 256 bytes for transfers of packet data.

? Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board ?est purposes.

? Supports 3.3 Volt PCI signaling environments.

? Supports 5 Volt tolerant I/O (except PCI).

? Low power 2.5 Volt 0.25 μm CMOS technology.

? 329 pin plastic ball grid array (PBGA) package.

APPLICATIONS

? IETF PPP interfaces for routers

? TDM switches

? Frame Relay interfaces for ATM or Frame Relay switches and multiplexors

? FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexors.

? Internet/Intranet access equipment.

? Packet-based DSLAM equipment.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
PMC
20+
BGA
35830
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票
詢價(jià)
MICROCHIP/PMC
23+
BGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價(jià)
PMC
2016+
BGA
6000
公司只做原裝,假一罰十,可開17%增值稅發(fā)票!
詢價(jià)
PMC
23+
BGA
3000
全新原裝、誠信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
詢價(jià)
PMC
2021+
NA
3280
十年專營(yíng)原裝現(xiàn)貨,假一賠十
詢價(jià)
PMC
2020+
QFP
350000
100%進(jìn)口原裝正品公司現(xiàn)貨庫存
詢價(jià)
PMI
23+
BGA
9960
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢
詢價(jià)
PMC
22+
BGA
3000
原裝現(xiàn)貨
詢價(jià)
PMC
24+
BGA
35200
一級(jí)代理/放心采購
詢價(jià)
PMC
2016+
BGA
6523
只做進(jìn)口原裝現(xiàn)貨!或訂貨假一賠十!
詢價(jià)