PEB20532中文資料英飛凌數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
PEB20532規(guī)格書(shū)詳情
Introduction
The SEROCCO-M is a Serial Communication Controller with two independent serial channels1). The serial channels are derived from updated protocol logic of the ESCC and DSCC4 device family providing a large set of protocol support and variety in serial interface configuration. This allows easy integration to different environments and applications.
Features
Serial communication controllers (SCCs)
? Two independent channels
? Full duplex data rates on each channel of up to 16 Mbit/s sync - 2 Mbit/s with DPLL
? 64 Bytes deep receive FIFO per SCC
? 64 Bytes deep transmit FIFO per SCC
Serial Interface
? On-chip clock generation or external clock sources
? On-chip DPLLs for clock recovery
? Baud rate generator
? Clock gating signals
? Clock gapping capability
? Programmable time-slot capability for connection to TDM interfaces (e.g. T1, E1)
? NRZ, NRZI, FM and Manchester data encoding
? Optional data flow control using modem control lines (RTS, CTS, CD)
? Support of bus configuration by collision detection and resolution
Bit Processor Functions
? HDLC/SDLC Protocol Modes
– Automatic flag detection and transmission
– Shared opening and closing flag
– Generation of interframe-time fill ’1’s or flags
– Detection of receive line status
– Zero bit insertion and deletion
– CRC generation and checking (CRC-CCITT or CRC-32)
– Transparent CRC option per channel and/or per frame
– Programmable Preamble (8 bit) with selectable repetition rate
– Error detection (abort, long frame, CRC error, short frames)
? Bit Synchronous PPP Mode
– Bit oriented transmission of HDLC frame (flag, data, CRC, flag)
– Zero bit insertion/deletion
– 15 consecutive ’1’ bits abort sequence
? Octet Synchronous PPP Mode
– Octet oriented transmission of HDLC frame (flag, data, CRC, flag)
– Programmable character map of 32 hard-wired characters (00H-1FH)
– Four programmable characters for additional mapping
– Insertion/deletion of control-escape character (7DH) for mapped characters
? Asynchronous PPP Mode
– Character oriented transmission of HDLC frame (flag, data, CRC, flag)
– Start/stop bit framing of single character
– Programmable character map of 32 hard-wired characters (00H-1FH)
– Four programmable characters for additional mapping
– Insertion/deletion of control-escape character (7DH) for mapped characters
? Asynchronous (ASYNC) Protocol Mode
– Selectable character length (5 to 8 bits)
– Even, odd, forced or no parity generation/checking
– 1 or 2 stop bits
– Break detection/generation
– In-band flow control by XON/XOFF
– Immediate character insertion
– Termination character detection for end of block identification
– Time out detection
– Error detection (parity error, framing error)
? BISYNC Protocol Mode
– Programmable 6/8 bit SYN pattern (MONOSYNC)
– Programmable 12/16 bit SYN pattern (BISYNC)
– Selectable character length (5 to 8 bits)
– Even, odd, forced or no parity generation/checking
– Generation of interframe-time fill ’1’s or SYN characters
– CRC generation (CRC-16 or CRC-CCITT)
– Transparent CRC option per channel and/or per frame
– Programmable Preamble (8 bit) with selectable repetition rate
– Termination character detection for end of block identification
– Error detection (parity error, framing error)
? Extended Transparent Mode
– Fully bit transparent (no framing, no bit manipulation)
– Octet-aligned transmission and reception
? Protocol and Mode Independent
– Data bit inversion
– Data overflow and underrun detection
– Timer
Protocol Support
? Address Recognition Modes
– No address recognition (Address Mode 0)
– 8-bit (high byte) address recognition (Address Mode 1)
– 8-bit (low byte) or 16-bit (high and low byte) address recognition (Address Mode 2)
? HDLC Automode
– 8-bit or 16-bit address generation/recognition
– Support of LAPB/LAPD
– Automatic handling of S- and I-frames
– Automatic processing of control byte(s)
– Modulo-8 or modulo-128 operation
– Programmable time-out and retry conditions
– SDLC Normal Response Mode (NRM) operation for slave
? Signaling System #7 (SS7) support
– Detection of FISUs, MSUs and LSSUs
– Unchanged Fill-In Signaling Units (FISUs) not forwarded
– Automatic generation of FISUs in transmit direction (incl. sequence number)
– Counting of errored signaling units
? Optional DTACK/READY controlled cycles
Microprocessor Interface
? 8/16-bit bus interface
? Multiplexed and De-multiplexed address/data bus
? Intel/Motorola style
? Asynchronous interface
? Maskable interrupts for each channel
產(chǎn)品屬性
- 型號(hào):
PEB20532
- 制造商:
INFINEON
- 制造商全稱:
Infineon Technologies AG
- 功能描述:
2 Channel Serial Optimized Communication Controller
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SIEMENS |
24+ |
TQFP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
INF |
2021+ |
QFP |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
英飛凌 |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢價(jià) | ||
INF |
23+ |
PEB20532FV1. |
13528 |
振宏微原裝正品,假一罰百 |
詢價(jià) | ||
INFINEON |
2138+ |
QFP |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
Infineon Technologies |
22+ |
PTQFP100 |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
INFINEON/英飛凌 |
21+ |
QFP100 |
3128 |
全新原裝現(xiàn)貨熱賣 |
詢價(jià) | ||
INFIENEON |
2020+ |
QFP |
420 |
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十 |
詢價(jià) | ||
SIEMENS |
22+ |
QFP |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
SIEMENS/INFI |
23+ |
QFP |
3000 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) |