首頁(yè)>MPC750EC/D>規(guī)格書詳情

MPC750EC/D中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

MPC750EC/D
廠商型號(hào)

MPC750EC/D

功能描述

MPC750A RISC Microprocessor Hardware Specifications

文件大小

717.44 Kbytes

頁(yè)面數(shù)量

44 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

nxp恩智浦

中文名稱

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-5 8:00:00

MPC750EC/D規(guī)格書詳情

Features

This section summarizes features of the MPC750’s implementation of the PowerPC architecture. Major

features of the MPC750 are as follows:

? Branch processing unit

— Four instructions fetched per clock

— One branch processed per cycle (plus resolving 2 speculations)

— Up to 1 speculative stream in execution, 1 additional speculative stream in fetch

— 512-entry branch history table (BHT) for dynamic prediction

— 64-entry, 4-way set associative branch target instruction cache (BTIC) for eliminating branch

delay slots

? Dispatch unit

— Full hardware detection of dependencies (resolved in the execution units)

— Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit

1, fixed-point unit 2, or floating-point)

— Serialization control (predispatch, postdispatch, execution serialization)

? Decode

— Register file access

— Forwarding control

— Partial instruction decode

? Load/store unit

— One cycle load or store cache access (byte, half-word, word, double-word)

— Effective address generation

— Hits under misses (one outstanding miss)

— Single-cycle misaligned access within double word boundary

— Alignment, zero padding, sign extend for integer register file

— Floating-point internal format conversion (alignment, normalization)

— Sequencing for load/store multiples and string operations

— Store gathering

— Cache and TLB instructions

— Big- and little-endian byte addressing supported

— Misaligned little-endian support in hardware

? Fixed-point units

— Fixed-point unit 1 (FXU1)—multiply, divide, shift, rotate, arithmetic, logical

— Fixed-point unit 2 (FXU2)—shift, rotate, arithmetic, logical

— Single-cycle arithmetic, shift, rotate, logical

— Multiply and divide support (multi-cycle)

— Early out multiply

? Floating-point unit

— Support for IEEE-754 standard single- and double-precision floating-point arithmetic

— 3 cycle latency, 1 cycle throughput, single-precision multiply-add

— 3 cycle latency, 1 cycle throughput, double-precision add

— 4 cycle latency, 2 cycle throughput, double-precision multiply-add

— Hardware support for divide

— Hardware support for denormalized numbers

— Time deterministic non-IEEE mode

? System unit

— Executes CR logical instructions and miscellaneous system instructions

— Special register transfer instructions

? Cache structure

— 32K, 32-byte line, 8-way set associative instruction cache

— 32K, 32-byte line, 8-way set associative data cache

— Single-cycle cache access

— Pseudo-LRU replacement

— Copy-back or write-through data cache (on a page per page basis)

— Supports all PowerPC memory coherency modes

— Non-blocking instruction and data cache (one outstanding miss under hits)

— No snooping of instruction cache

? Memory management unit

— 128 entry, 2-way set associative instruction TLB

— 128 entry, 2-way set associative data TLB

— Hardware reload for TLBs

— 4 instruction BATs and 4 data BATs

— Virtual memory support for up to 4 exabytes (252) of virtual memory

— Real memory support for up to 4 gigabytes (232) of physical memory

? Level 2 (L2) cache interface (not implemented on MPC740)

— Internal L2 cache controller and 4K-entry tags; external data SRAMs

— 256K, 512K, and 1 Mbyte 2-way set associative L2 cache support

— Copy-back or write-through data cache (on a page basis, or for all L2)

— 64-byte (256K/512K) and 128-byte (1-Mbyte) sectored line size

— Supports flow-through (reg-buf) synchronous burst SRAMs, pipelined (reg-reg) synchronous

burst SRAMs, and pipelined (reg-reg) late-write synchronous burst SRAMs

— Core-to-L2 frequency divisors of ÷1, ÷1.5, ÷2, ÷2.5, and ÷3 supported

? Bus interface

— Compatible with 60x processor interface

— 32-bit address bus

— 64-bit data bus

— Bus-to-core frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x, 8x

supported

? Integrated power management

— Low-power 2.6/3.3-volt design

— Three static power saving modes: doze, nap, and sleep

? Integrated Thermal Management Assist Unit

— On-chip thermal sensor and control logic

— Thermal Management Interrupt for software regulation of junction temperature.

? Testability

— LSSD scan design

— JTAG interface

? Reliability and serviceability—Parity checking on 60x and L2 cache buses

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP/恩智浦
2324+
NA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價(jià)
FREESCALE
18+
BGA
8900
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票
詢價(jià)
NXP
21+
360-FCPBGA(25x25)
800
100%全新原裝 亞太地區(qū)XILINX、FREESCALE-NXP AD專業(yè)
詢價(jià)
FREESCALE/飛思卡爾
21+
BGA
2366
百域芯優(yōu)勢(shì) 實(shí)單必成 可開13點(diǎn)增值稅
詢價(jià)
IBM
23+
NA/
3276
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票
詢價(jià)
ALTERA
21+
BGA
2460
原裝現(xiàn)貨熱賣
詢價(jià)
FREESCALE
2016+
BGA
5500
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價(jià)
NXP/恩智浦
2020+
NA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
NXP
23+
360FCPBGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價(jià)
Freescale
23+
360-CBGA
65480
詢價(jià)