首頁(yè)>MPC7410PEPNS>規(guī)格書(shū)詳情
MPC7410PEPNS中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
MPC7410PEPNS規(guī)格書(shū)詳情
The MPC7410 is the second implementation of the fourth
generation (G4) microprocessors from Freescale. The MPC7410
implements the full PowerPC 32-bit architecture and is targeted at
both computing and embedded systems applications.
Some comments on the MPC7410 with respect to the MPC750:
? The MPC7410 adds an implementation of the new
AltiVec? technology instruction set.
? The MPC7410 includes significant improvements in
memory subsystem (MSS) bandwidth and offers an
optional, high-bandwidth MPX bus interface.
? The MPC7410 adds full hardware-based multiprocessing
capability, including a five-state cache coherency protocol
(four MESI states plus a fifth state for shared
intervention).
? The MPC7410 is implemented in a next generation process technology for core frequency improvement.
? The MPC7410 floating-point unit has been improved to make latency equal for double- and single-precision
operations involving multiplication.
? The completion queue has been extended to eight slots.
? There are no other significant changes to scalar pipelines, decode/dispatch/completion mechanisms, or the
branch unit. The MPC750 four-stage pipeline model is unchanged (fetch, decode/dispatch, execute,
complete/writeback).
Some comments on the MPC7410 with respect to the MPC7400:
? The MPC7410 adds configurable direct-mapped SRAM capability to the L2 cache interface.
? The MPC7410 adds 32-bit interface support to the L2 cache interface. The MPC7410 implements a 19th L2
address pin (L2ASPARE on the MPC7400) in order to support additional address range.
? The MPC7410 removes support for 3.3-V I/O on the L2 cache interface.
Features
This section summarizes features of the MPC7410 implementation of the PowerPC architecture. Major features of
the MPC7410 are as follows:
? Branch processing unit
— Four instructions fetched per clock
— One branch processed per cycle (plus resolving two speculations)
— Up to one speculative stream in execution, one additional speculative stream in fetch
— 512-entry branch history table (BHT) for dynamic prediction
— 64-entry, four-way set-associative branch target instruction cache (BTIC) for eliminating branch delay
slots
? Dispatch unit
— Full hardware detection of dependencies (resolved in the execution units)
— Dispatch two instructions to eight independent units (system, branch, load/store, fixed-point unit 1,
fixed-point unit 2, floating-point, AltiVec permute, AltiVec ALU)
— Serialization control (predispatch, postdispatch, execution serialization)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOTOROL |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
MOTOROLA |
23+ |
BGA |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
FREESCALE |
2021+ |
1218 |
十年專營(yíng)原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
MOTOROLA/摩托羅拉 |
22+ |
CBGA |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
FREESCALE |
22+ |
BGA |
18000 |
原裝現(xiàn)貨原盒原包.假一罰十 |
詢價(jià) | ||
MOT |
44 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!! |
詢價(jià) | ||||
MOTOROLA |
2022 |
BGA |
2600 |
全新原裝現(xiàn)貨熱賣(mài) |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
FREESCALE |
22+ |
BGA |
18000 |
原裝現(xiàn)貨原盒原包.假一罰十 |
詢價(jià) | ||
MOTOROLA |
2020+ |
BGA |
4500 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) |