首頁>MPC106ARX83DG>規(guī)格書詳情
MPC106ARX83DG中文資料恩智浦數據手冊PDF規(guī)格書
MPC106ARX83DG規(guī)格書詳情
Features
This section summarizes the major features of the 106, as follows:
? 60x processor interface
— Supports up to four 60x processors
— Supports various operating frequencies and bus divider ratios
— 32-bit address bus, 64-bit data bus
— Supports full memory coherency
— Supports optional 60x local bus slave
— Decoupled address and data buses for pipelining of 60x accesses
— Store gathering on 60x-to-PCI writes
? Secondary (L2) cache control
— Configurable for write-through or write-back operation
— Supports cache sizes of 256 Kbytes, 512 Kbytes, and 1 Mbyte
— Up to 4 Gbytes of cacheable space
— Direct-mapped
— Supports byte parity
— Supports partial update with external byte decode for write enables
— Programmable interface timing
— Supports pipelined burst, synchronous burst, or asynchronous SRAMs
— Alternately supports an external L2 cache controller or integrated L2 cache module
? Memory interface
— 1 Gbyte of RAM space, 16 Mbytes of ROM space
— Supports parity or error checking and correction (ECC)
— High-bandwidth, 64-bit data bus (72 bits including parity or ECC)
— Supports fast page mode DRAMs, extended data out (EDO) DRAMs, and synchronous
DRAMs (SDRAMs)
— Supports 1 to 8 banks of DRAM/EDO/SDRAM with sizes ranging from 2 Mbyte to
128 Mbytes per bank
— ROM space may be split between the PCI bus and the 60x/memory bus (8 Mbytes each)
— Supports 8-bit asynchronous ROM or 64-bit burst-mode ROM
— Supports writing to Flash ROM
— Configurable external buffer control logic
— Programmable interface timing
? PCI interface
— Compliant with
PCI Local Bus Specification,
Revision 2.1
— Supports PCI interlocked accesses to memory using LOCK signal and protocol
— Supports accesses to all PCI address spaces
— Selectable big- or little-endian operation
— Store gathering on PCI writes to memory
— Selectable memory prefetching of PCI read accesses
— Only one external load presented by the MPC106 to the PCI bus
— Interface operates at 20–33 MHz
— Word parity supported
— 3.3 V/5.0 V-compatible
? Support for concurrent transactions on 60x and PCI buses
? Power management
— Fully-static 3.3-V CMOS design
— Supports 60x nap, doze, and sleep power management modes and suspend mode
? IEEE 1149.1-compliant, JTAG boundary-scan interface
? 304-pin ceramic ball grid array (CBGA) package
產品屬性
- 型號:
MPC106ARX83DG
- 制造商:
Freescale Semiconductor
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOT |
BGA |
100 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | |||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現貨!原裝正品價格優(yōu)勢. |
詢價 | ||
FREESCALE |
2021+ |
1218 |
十年專營原裝現貨,假一賠十 |
詢價 | |||
MOTOROLA |
2020+ |
BGA |
4500 |
百分百原裝正品 真實公司現貨庫存 本公司只做原裝 可 |
詢價 | ||
MOT |
23+ |
NA |
8021 |
專業(yè)電子元器件供應鏈正邁科技特價代理QQ1304306553 |
詢價 | ||
MOTOROLA |
24+ |
SMD |
2250 |
100%全新原裝公司現貨供應!隨時可發(fā)貨 |
詢價 | ||
MOT |
23+ |
BGA |
1052 |
原裝正品現貨 |
詢價 | ||
MOT |
24+ |
BGA |
16800 |
絕對原裝進口現貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
MOTOROLA/摩托羅拉 |
22+ |
BGA |
3000 |
原裝正品,支持實單 |
詢價 | ||
MOTOROLA |
2015+ |
BGA |
5700 |
進口原裝正品 能17%開增值發(fā)票 |
詢價 |