首頁>MCF5280CVF80>規(guī)格書詳情
MCF5280CVF80中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MCF5280CVF80 |
功能描述 | MCF5282 and MCF5216 ColdFire Microcontroller User s Manual |
文件大小 |
8.90417 Mbytes |
頁面數(shù)量 |
766 頁 |
生產(chǎn)廠商 | Freescale Semiconductor, Inc |
企業(yè)簡(jiǎn)稱 |
freescale【飛思卡爾】 |
中文名稱 | 飛思卡爾半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-28 20:00:00 |
人工找貨 | MCF5280CVF80價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MCF5280CVF80規(guī)格書詳情
Overview
This chapter provides an overview of the microprocessor features, including the major functional components.
Key Features
A block diagram of the MCF528x and MCF521x is shown in Figure 1-1. The main features are as follows:
? Static Version 2 ColdFire variable-length RISC processor
— Static operation
— On-chip 32-bit address and data path
— Processor core and bus frequency up to 80 MHz
— Sixteen general-purpose 32-bit data and address registers
— ColdFire ISA_A with extensions to support the user stack pointer register, and four new instructions for improved bit processing
— Enhanced Multiply-Accumulate (EMAC) unit with four 48-bit accumulators to support 32-bit signal processing algorithms
— Illegal instruction decode that allows for 68K emulation support
? System debug support
— Real-time trace for determining dynamic execution path
— Background debug mode (BDM) for in-circuit debugging
— Real time debug support, with one user-visible hardware breakpoint register (PC and address with optional data) that can be configured into a 1- or 2-level trigger
? On-chip memories
— 2-Kbyte cache, configurable as instruction-only, data-only, or split I-/D-cache
— 64-Kbyte dual-ported SRAM on CPU internal bus, accessible by core and non-core bus masters
(e.g., DMA, FEC) with standby power supply support
— 512 Kbytes of interleaved Flash memory supporting 2-1-1-1 accesses
(256 Kbytes on the MCF5281 and MCF5214, no Flash on MCF5280)
– This product incorporates SuperFlash? technology licensed from SST.
? Power management
— Fully-static operation with processor sleep and whole chip stop modes
— Very rapid response to interrupts from the low-power sleep mode (wake-up feature)
— Clock enable/disable for each peripheral when not used
? Fast Ethernet Controller (FEC) (not available on the MCF5214 and MCF5216)
— 10BaseT capability, half- or full-duplex
— 100BaseT capability, half- or limited-throughput full-duplex
— On-chip transmit and receive FIFOs
— Built-in dedicated DMA controller
— Memory-based flexible descriptor rings
— Media-independent interface (MII) to transceiver (PHY)
? FlexCAN 2.0B Module
— Includes all existing features of the Freescale TouCAN module
— Full implementation of the CAN protocol specification version 2.0B
– Standard data and remote frames (up to 109 bits long)
– Extended data and remote frames (up to 127 bits long)
– 0–8 bytes data length
– Programmable bit rate up to 1 Mbit/sec
— Up to 16 message buffers (MBs)
– Configurable as receive (Rx) or transmit (Tx)
– Support standard and extended messages
— Unused message buffer (MB) space can be used as general-purpose RAM space
— Listen-only mode capability
— Content-related addressing
— No read/write semaphores
— Three programmable mask registers
– Global (for MBs 0-13)
– Special for MB14
– Special for MB15
— Programmable transmit-first scheme: lowest ID or lowest buffer number
— “Time stamp” based on 16-bit free-running timer
— Global network time, synchronized by a specific message
— Programmable I/O modes
— Maskable interrupts
? Three universal asynchronous/synchronous receiver transmitters (UARTs)
— 16-bit divider for clock generation
— Interrupt control logic
— Maskable interrupts
— DMA support
— Data formats can be 5, 6, 7, or 8 bits with even, odd, or no parity
— Up to 2 stop bits in 1/16 increments
— Error-detection capabilities
— Modem support includes request-to-send (URTS) and clear-to-send (UCTS) lines for two UARTs
— Transmit and receive FIFO buffers
? I2C module
— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads
— Fully compatible with industry-standard I2C bus
— Master or slave modes support multiple masters
— Automatic interrupt generation with programmable level
? Queued serial peripheral interface (QSPI)
— Full-duplex, three-wire synchronous transfers
— Up to four chip selects available
— Master mode operation only
— Programmable master bit rates
— Up to 16 pre-programmed transfers
? Queued analog-to-digital converter (QADC)
— 8 direct, or up to 18 multiplexed, analog input channels
— 10-bit resolution +/- 2 counts accuracy
— Minimum 7 μS conversion time
— Internal sample and hold
— Programmable input sample time for various source impedances
— Two conversion command queues with a total of 64 entries
— Sub-queues possible using pause mechanism
— Queue complete and pause software interrupts available on both queues
— Queue pointers indicate current location for each queue
— Automated queue modes initiated by:
– External edge trigger and gated trigger
– Periodic/interval timer, within QADC module [Queue 1 and 2]
– Software command
— Single-scan or continuous-scan of queues
— Output data readable in three formats:
– Right-justified unsigned
– Left-justified signed
– Left-justified unsigned
— Unused analog channels can be used as digital I/O
— Low pin-count configuration implemented
? Four 32-bit DMA timers
— 15-ns resolution at 80 MHz (66 MHz for MCF5214 and MCF5216)
— Programmable sources for clock input, including an external clock option
— Programmable prescaler
— Input-capture capability with programmable trigger edge on input pin
— Output-compare with programmable mode for the output pin
— Free run and restart modes
— Maskable interrupts on input capture or reference-compare
— DMA trigger capability on input capture or reference-compare
? Two 4-channel general purpose timers
— Four 16-bit input capture/output compare channels per timer
— 16-bit architecture
— Programmable prescaler
— Pulse widths variable from microseconds to seconds
— Single 16-bit pulse accumulator
— Ability to boot from internal Flash memory or external memories that are 8, 16, or 32 bits wide (Continue..)
產(chǎn)品屬性
- 型號(hào):
MCF5280CVF80
- 功能描述:
IC MPU 32BIT COLDF 256-MAPBGA
- RoHS:
否
- 類別:
集成電路(IC) >> 嵌入式 - 微控制器,
- 系列:
MCF528x
- 標(biāo)準(zhǔn)包裝:
250
- 系列:
56F8xxx
- 核心處理器:
56800E
- 芯體尺寸:
16-位
- 速度:
60MHz
- 連通性:
CAN,SCI,SPI
- 外圍設(shè)備:
POR,PWM,溫度傳感器,WDT
- 輸入/輸出數(shù):
21
- 程序存儲(chǔ)器容量:
40KB(20K x 16)
- 程序存儲(chǔ)器類型:
閃存 EEPROM
- 大?。?/span>
- RAM
- 容量:
6K x 16 電壓 -
- 電源(Vcc/Vdd):
2.25 V ~ 3.6 V
- 數(shù)據(jù)轉(zhuǎn)換器:
A/D 6x12b
- 振蕩器型:
內(nèi)部
- 工作溫度:
-40°C ~ 125°C
- 封裝/外殼:
48-LQFP
- 包裝:
托盤
- 配用:
MC56F8323EVME-ND - BOARD EVALUATION MC56F8323
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FRE |
24+ |
NA/ |
3276 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
FREESCALE |
2021+ |
4095 |
十年專營原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
FREESCA |
2017+ |
SOP |
9652 |
只做進(jìn)口原裝正品現(xiàn)貨,或訂貨,假一賠十! |
詢價(jià) | ||
FREESCALE |
24+ |
BGA |
30617 |
專營FREESCALE品牌全新原裝熱賣 |
詢價(jià) | ||
FREESCAL |
25+23+ |
BGA |
27438 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
Freescale |
23+ |
256-MAPBGA |
65600 |
詢價(jià) | |||
FREESCALE |
23+ |
BGA-256 |
3000 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價(jià) | ||
FRE |
23+ |
SOP |
13000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
FREESCALE |
22+ |
MAPBGA256171 |
2000 |
原裝現(xiàn)貨庫存.價(jià)格優(yōu)勢(shì) |
詢價(jià) |