首頁(yè)>MCF5272>規(guī)格書詳情

MCF5272中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書

MCF5272
廠商型號(hào)

MCF5272

功能描述

MCF5272 ColdFire Integrated Microprocessor Users Manual

文件大小

6.70955 Mbytes

頁(yè)面數(shù)量

550 頁(yè)

生產(chǎn)廠商 Motorola, Inc
企業(yè)簡(jiǎn)稱

Motorola摩托羅拉

中文名稱

加爾文制造公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-10 11:14:00

MCF5272規(guī)格書詳情

Overview

This chapter provides an overview of the MCF5272 microprocessor features, including the major functional components.

MCF5272 Key Features

A block diagram of the MCF5272 is shown in Figure 1-1. The main features are as follows:

? Static Version 2 ColdFire variable-length RISC processor

— 32-bit address and data path on-chip

— 66-MHz processor core and bus frequency

— Sixteen general-purpose 32-bit data and address registers

— Multiply-accumulate unit (MAC) for DSP and fast multiply operations

? On-chip memories

— 4-Kbyte SRAM on CPU internal bus

— 16-Kbyte ROM on CPU internal bus

— 1-Kbyte instruction cache

? Power management

— Fully-static operation with processor sleep and whole-chip stop modes

— Very rapid response to interrupts from the low-power sleep mode (wake-up feature)

— Clock enable/disable for each peripheral when not used

— Software-controlled disable of external clock input for virtually zero power consumption (low-power stop mode)

? Two universal asynchronous/synchronous receiver transmitters (UARTs)

— Full-duplex operation

— Based on MC68681 dual-UART (DUART) programming model

— Flexible baud rate generator

— Modem control signals available (CTS and RTS)

— Processor interrupt and wake-up capability

— Enhanced Tx, Rx FIFOs, 24 bytes each

? Ethernet Module

— 10 baseT capability, half- or full-duplex

— 100 baseT capability, half duplex and limited throughput full-duplex (MCF5272)

— On-chip transmit and receive FIFOs

— Off-chip flexible buffer descriptor rings

— Media-independent interface (MII)

? Universal serial bus (USB) module

— 12 Mbps (full-speed)

— Fully compatible with USB 1.1 specifications

— Eight endpoints (control, bulk, interrupt Rx, isochronous)

— Endpoint FIFOs

— Selectable on-chip analog interface

? External memory interface

— External glueless 8, 16, and 32-bit SRAM and ROM interface bus

— SDRAM controller supports 16–256 Mbit devices

— External bus configurable for 16 or 32 bits width for SDRAM

— Glueless interface to SRAM devices with or without byte strobe inputs

— Programmable wait state generator

? Queued serial peripheral interface (QSPI)

— Full-duplex, three-wire synchronous transfer

— Up to four chip selects available

— Master operation

— Programmable master bit rates

— Up to 16 preprogrammed transfers

? Timer module

— 4x16-bit general-purpose multi-mode timer

– Input capture and output compare pins for timers 1 and 2

– Programmable prescaler

— 15-nS resolution at 66-MHz clock frequency

— Software watchdog timer

— Software watchdog can generate interrupt before reset

— Processor interrupt for each timer

? Pulse width modulation (PWM) unit

— Three identical channels

— Independent prescaler TAP point

— Period/duty range variable

? System integration module (SIM)

— System configuration including internal and external address mapping

— System protection by hardware watchdog

— Versatile programmable chip select signals with wait state generation logic

— Up to three 16-bit parallel input/output ports

— Latchable interrupt inputs with programmable priority and edge triggering

— Programmable interrupt vectors for on-chip peripherals

? Physical layer interface controller (PLIC)

— Allows connection using general circuit interface (GCI) or interchip digital link (IDL) physical layer protocols for 2B + D data

— Three physical interfaces

— Four time-division multiplex (TDM) ports

? IEEE 1149.1 boundary-scan test access port (JTAG) for board-level testing

? Operating voltage: 3.3 V ±0.3 V

? Operating temperature: 0°–70°C

? Operating frequency: DC to 66 MHz, from external CMOS oscillator

? Compact ultra low-profile 196 ball-molded plastic ball-grid array package (PGBA)

產(chǎn)品屬性

  • 型號(hào):

    MCF5272

  • 制造商:

    MOTOROLA

  • 制造商全稱:

    Motorola, Inc

  • 功能描述:

    MCF5272 ColdFire Integrated Microprocessor Users Manual

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
FREECAL
21+
BGA
12588
全新原裝深圳現(xiàn)貨
詢價(jià)
FREESCALE
20+
BGA
67500
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票
詢價(jià)
NXP/恩智浦
2020+
NA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
FREESCALE
23+
BGA
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
FSL/NXP
19+
BGA
83332
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
FREESCALE
三年內(nèi)
1983
只做原裝正品
詢價(jià)
freescale
22+
BGA
10000
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng)
詢價(jià)
FREESCALE
18+
BGA
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
詢價(jià)
Freescale
22+
LQFP112
3500
保證有貨!質(zhì)優(yōu)價(jià)美!歡迎查詢!!
詢價(jià)
FREESCALE
23+
BGA
15000
一級(jí)代理原裝現(xiàn)貨
詢價(jià)