首頁(yè)>MCF5206EAB40>規(guī)格書(shū)詳情

MCF5206EAB40集成電路(IC)的微處理器規(guī)格書(shū)PDF中文資料

MCF5206EAB40
廠(chǎng)商型號(hào)

MCF5206EAB40

參數(shù)屬性

MCF5206EAB40 封裝/外殼為160-BQFP;包裝為托盤(pán);類(lèi)別為集成電路(IC)的微處理器;產(chǎn)品描述:IC MCU 32BIT ROMLESS 160QFP

功能描述

ColdFire Version 2 core, 32-bit data base

封裝外殼

160-BQFP

文件大小

274.56 Kbytes

頁(yè)面數(shù)量

12 頁(yè)

生產(chǎn)廠(chǎng)商 Freescale Semiconductor, Inc
企業(yè)簡(jiǎn)稱(chēng)

freescale飛思卡爾

中文名稱(chēng)

飛思卡爾半導(dǎo)體官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-3-30 11:34:00

人工找貨

MCF5206EAB40價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

MCF5206EAB40規(guī)格書(shū)詳情

The MCF5206e integrated microprocessor combines a ColdFire? core with several peripheral

functions such as a DRAM controller, timers, parallel and serial interfaces, and system integration. This device is an enhanced version of the MCF5206, which is in production today. Not only does the MCF5206e provide a performance upgrade to the MCF5206 due to the increased 4-Kbyte I-cache, 8-Kbyte SRAM and increased frequency, but this device also integrates an additional multiply accumulate (MAC) unit, hardware divide, and two-channel DMA to the device while maintaining pin compatibility with the MCF5206.

Features List

The following are the primary features of the MCF5206e integrated processor:

? ColdFire Version 2 core

— Variable-length RISC

— 32-bit internal address bus with 28-bit external bus; chip select and DRAM decoding use

internal 32 bit

— 32-bit data base

— 16 user-visible 32-bit wide registers

— Supervisor and user modes for system protection

— Vector base register to relocate exception-vector table

— Optimized for high level language constructs

— 50 MIPS at 54 MHz

? Multiply accumulate

— High speed, complex arithmetic functions for signal processing applications

— Single clock issue rate with 3-stage execution pipeline

— One MAC cycle for 16x16 and 32x32 multiplies, all with 32-bit accumulate

— Four-Kbyte direct-mapped instruction cache

— Eight-Kbyte on-chip SRAM that provides one-cycle access to critical code and data

? DRAM controller

— Programmable refresh timer provides CAS before RAS refresh

— Support for 2 separate memory banks

— Support for fast page mode DRAMs and extended-data-out (EDO) DRAMs

— External bus master access

? DMA controller

— Two fully programmable channels with external request pins supporting dual-address and

single address transfers with 32-bit capability

— Two address pointers per channel that can increment or remain constant

— 16-bit transfer counter per channel

— Operand packing and unpacking

— Auto-alignment transfers for efficient block movement

— Bursting and cycle stealing

— Two clock-cycle internal access

? Two universal synchronous/asynchronous receiver/transmitters (UARTs)

— Full duplex operation

— Baud-rate generator

— Modem control signals (CTS, RTS)

— Processor-interrupt capability

? Dual 16-bit general-purpose multimode timers

— 8-bit prescaler

— Timer input and output pins

— 12 ns resolution with 54 MHz system clock

— Processor interrupt capability

? Motorola bus (M-Bus) module

— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, keypads

— Compatible with industry-standard I2C bus

— Master or slave modes supporting multiple masters

— Automatic interrupt generation with programmable level

? System interface

— Glueless bus interface to 8 bit, 16 bit, and 32 bit DRAM, SRAM, ROM, and I/O devices

— Eight programmable chip selects and programmable wait states and port sizes allowing

external bus masters to access chip selects

— Programmable external interrupts

— 8-bit general-purpose I/O interface

— System protection

– 16-bit software watchdog timer with prescaler

– Double bus fault monitor

– Bus timeout monitor

– Spurious interrupt monitor

– Programmable interrupt controller (low interrupt latency, 3 external interrupt inputs, and

programmable interrupt priority and autovector generator)

— IEEE 1149.1 test (JTAG) support

? System debug interface

— Real-time trace

— Background debug mode (BDM)

? Fully static 3.3-volt operation with 5-volt tolerant inputs

? 160-pin QFP package; pin-compatible with MCF5206

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    MCF5206EAB40

  • 制造商:

    NXP USA Inc.

  • 類(lèi)別:

    集成電路(IC) > 微處理器

  • 系列:

    MCF520x

  • 包裝:

    托盤(pán)

  • 核心處理器:

    Coldfire V2

  • 內(nèi)核數(shù)/總線(xiàn)寬度:

    1 核,32 位

  • 速度:

    40MHz

  • RAM 控制器:

    DRAM

  • 電壓 - I/O:

    3.3V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 封裝/外殼:

    160-BQFP

  • 供應(yīng)商器件封裝:

    160-QFP(28x28)

  • 描述:

    IC MCU 32BIT ROMLESS 160QFP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
FREESCAL
24+
QFP160
35400
全新原裝現(xiàn)貨/假一罰百!
詢(xún)價(jià)
FREESCALE
24+
QFP
2000
全新原裝深圳倉(cāng)庫(kù)現(xiàn)貨有單必成
詢(xún)價(jià)
FREESCA
2020+
QFP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢(xún)價(jià)
FREESCALE
23+
NA
4095
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
NXP/恩智浦
2447
SMD
100500
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢(xún)價(jià)
Freesc
21+
25000
原廠(chǎng)原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
Freescale
24+
原廠(chǎng)封裝
28500
授權(quán)代理直銷(xiāo),原廠(chǎng)原裝現(xiàn)貨,假一罰十,特價(jià)銷(xiāo)售
詢(xún)價(jià)
NA
23+
NA
26094
10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品,做服務(wù)型企業(yè)
詢(xún)價(jià)
Freescale(飛思卡爾)
2022+
60000
原廠(chǎng)原裝,假一罰十
詢(xún)價(jià)
FREESCALE
20+
QFP
190
進(jìn)口原裝現(xiàn)貨,假一賠十
詢(xún)價(jià)