MC14XXXBD中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MC14XXXBD |
功能描述 | QUAD TRANSPARENT LATCH |
文件大小 |
202.87 Kbytes |
頁面數(shù)量 |
6 頁 |
生產(chǎn)廠商 | Motorola, Inc |
企業(yè)簡稱 |
Motorola【摩托羅拉】 |
中文名稱 | 加爾文制造公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-15 13:30:00 |
人工找貨 | MC14XXXBD價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MC14XXXBD規(guī)格書詳情
The MC14042B Quad Transparent Latch is constructed with MOS P–channel and N–channel enhancement mode devices in a single monolithic structure. Each latch has a separate data input, but all four latches share a common clock. The clock polarity (high or low) used to strobe data through the latches can be reversed using the polarity input. Information present at the data input is transferred to outputs Q and Q during the clock level which is determined by the polarity input. When the polarity input is in the logic “0” state, data is transferred during the low clock level, and when the polarity input is in the logic “1” state the transfer occurs during the high clock level.
? Buffered Data Inputs
? Common Clock
? Clock Polarity Control
? Q and Q Outputs
? Double Diode Input Protection
? Supply Voltage Range = 3.0 Vdc to 1 8 Vdc
? Capable of Driving Two Low–power TTL Loads or One Low–power
Schottky TTL Load Over the Rated Temperature Range
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHOENIX |
23+ |
原裝正品現(xiàn)貨 |
10000 |
DIP-6 |
詢價(jià) | ||
PHOENIX |
21+ |
接頭 |
12588 |
原裝現(xiàn)貨價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
PHOENIX |
21+ |
DIP-6 |
9866 |
詢價(jià) | |||
PHOENIX |
2016+ |
接頭 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
CURTIS |
20+ |
連接器 |
493 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
詢價(jià) | ||
PHOENIX |
2023+ |
DIP-6 |
8800 |
正品渠道現(xiàn)貨 終端可提供BOM表配單。 |
詢價(jià) | ||
PHOENIX |
18+ |
DIP-6 |
386 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
PHOENIX |
24+ |
con |
10000 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) |