MB91101中文資料富士通數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MB91101 |
功能描述 | 32-bit RISC Microcontroller CMOS |
文件大小 |
870.12 Kbytes |
頁面數(shù)量 |
99 頁 |
生產(chǎn)廠商 | Fujitsu Component Limited. |
企業(yè)簡稱 |
Fujitsu【富士通】 |
中文名稱 | 富士通株式會(huì)社官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-21 17:10:00 |
人工找貨 | MB91101價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MB91101規(guī)格書詳情
■ DESCRIPTION
The MB91101 and MB91101A are a standard single-chip microcontroller constructed around the 32-bit RISC CPU (FR* family) core with abundant I/O resources and bus control functions optimized for high-performance/high-speed CPU processing for embedded controller applications. To support the vast memory space accessed by the 32-bit CPU, the MB91101 and MB91101A normally operate in the external bus access mode and executes instructions on the internal 1 Kbyte cache memory and 2 Kbytes RAM for enhanced performance.
The MB91101 and MB91101A are optimized for applications requiring high-performance CPU processing such as navigation systems, high-performance FAXs and printer controllers.
■ FEATURES
FR CPU
? 32-bit RISC, load/store architecture, 5-stage pipeline
? Operating clock frequency: Internal 50 MHz/external 25 MHz
(PLL used at source oscillation 12.5 MHz)
? General purpose registers: 32 bits × 16
? 16-bit fixed length instructions (basic instructions), 1 instruction/1 cycle
? Memory to memory transfer, bit processing, barrel shifter processing:
Optimized for embedded applications
? Function entrance/exit instructions, multiple load/store instructions of
register contents, instruction systems supporting high level languages
? Register interlock functions, efficient assembly language coding
? Branch instructions with delay slots: Reduced overhead time in branch executions
? Internal multiplier/supported at instruction level
Signed 32-bit multiplication: 5 cycles
Signed 16-bit multiplication: 3 cycles
? Interrupt (push PC and PS): 6 cycles, 16 priority levels
External bus interface
? Clock doubler: Internal 50 MHz, external bus 25 MHz operation
? 25-bit address bus (32 Mbytes memory space)
? 8/16-bit data bus
? Basic external bus cycle: 2 clock cycles
? Chip select outputs for setting down to a minimum memory block size of 64 Kbytes: 6
? Interface supported for various memory technologies
DRAM interface (area 4 and 5)
? Automatic wait cycle insertion: Flexible setting, from 0 to 7 for each area
? Unused data/address pins can be configured as input/output ports.
? Little endian mode supported (Select 1 area from area 1 to 5)
DRAM interface
? 2 banks independent control (area 4 and 5)
? Normal mode (double CAS DRAM)/high-speed page mode (single CAS DRAM)/Hyper DRAM
? Basic bus cycle: Normally 5 cycles, 2-cycle access possible in high-speed page mode
? Programmable waveform: Automatic 1-cycle wait insertion to RAS and CAS cycles
? DRAM refresh
CBR refresh (interval time configurable by 6-bit timer)
Self-refresh mode
? Supports 8/9/10/12-bit column address width
? 2CAS/1WE, 2WE/1CAS selective
Cache memory
? 1-Kbyte instruction cache memory
? 32 block/way, 4 entry(4 word)/block
? 2 way set associative
? Lock function: For specific program code to be resident in cashe memory
DMA controller (DMAC)
? 8 channels
? Transfer incident/external pins/internal resource interrupt requests
? Transfer sequence: Step transfer/block transfer/burst transfer/continuous transfer
? Transfer data length: 8 bits/16 bits/32 bits selective
? NMI/interrupt request enables temporary stop operation.
UART
? 3 independent channels
? Full-duplex double buffer
? Data length: 7 bits to 9 bits (non-parity), 6 bits to 8 bits (parity)
? Asynchronous (start-stop system), CLK-synchronized communication selective
? Multi-processor mode
? Internal 16-bit timer (U-TIMER) operating as a proprietary baud rate generator: Generates any given baud rate
? External clock can be used as a transfer clock.
? Error detection: Parity, frame, overrun
(Continued)
產(chǎn)品屬性
- 型號(hào):
MB91101
- 制造商:
Panasonic Industrial Company
- 功能描述:
IC
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FUJ |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢. |
詢價(jià) | ||
FUJI |
21+ |
QFP |
1625 |
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢! |
詢價(jià) | ||
FUJITSU |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
FUJ |
2016+ |
QFP |
6528 |
只做原廠原裝現(xiàn)貨!終端客戶個(gè)別型號(hào)可以免費(fèi)送樣品! |
詢價(jià) | ||
JITSU |
QFP |
3350 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨 |
詢價(jià) | |||
FUJI/富士電機(jī) |
24+ |
QFP |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
FUJ |
22+23+ |
QFP |
24252 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
FUJI/富士電機(jī) |
22+ |
QFP |
20000 |
保證原裝正品,假一陪十 |
詢價(jià) | ||
FUJITSU |
24+ |
QFP |
30617 |
一級(jí)代理全新原裝熱賣 |
詢價(jià) | ||
FUJI |
22+ |
LQFP |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) |