首頁>M38510/32502B2A>規(guī)格書詳情

M38510/32502B2A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

M38510/32502B2A
廠商型號

M38510/32502B2A

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

絲印標(biāo)識

32502B2A

封裝外殼

LCCC

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-29 17:08:00

M38510/32502B2A規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
LCCC-20
90000
集團(tuán)化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價
TI/德州儀器
QQ咨詢
CDIP
838
全新原裝 研究所指定供貨商
詢價
TI
24+
2
詢價
TI
2020+
DIP20
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價
TI
三年內(nèi)
1983
只做原裝正品
詢價
23+
原廠標(biāo)準(zhǔn)封裝
8000
只做原裝現(xiàn)貨
詢價
TI/德州儀器
24+
LCCC
13000
公司只有原裝
詢價
Texas Instruments
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
TI
23+
N/A
10000
原裝進(jìn)口只做訂貨 TI渠道
詢價
TI/德州儀器
23+
8355
只做原裝現(xiàn)貨/實單可談/支持含稅拆樣
詢價