首頁>K4H281638D-TCA2>規(guī)格書詳情
K4H281638D-TCA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H281638D-TCA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H281638D-TCA2
- 制造商:
Samsung Semiconductor
- 功能描述:
8M X 16 DDR DRAM, 0.75 ns, PDSO66
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
DIP8 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
2023+ |
SOP |
3000 |
進(jìn)口原裝現(xiàn)貨 |
詢價 | |||
SAMSUNG? |
22+ |
SOP? |
5000 |
全新原裝現(xiàn)貨特價.. |
詢價 | ||
SAMSUNG |
24+ |
SOP |
137 |
詢價 | |||
SAMSUNG |
24+ |
SOP |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | ||
SAMSUNG |
23+ |
SOP |
8890 |
價格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12032 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
SAMSUNG/三星 |
24+ |
SOP |
25500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
SAMSUNG/三星 |
25+ |
SOP |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
SAMSUNG |
22+ |
SOP |
8000 |
原裝正品支持實單 |
詢價 |