首頁(yè)>ISPLSI5512VE-125LF256>規(guī)格書(shū)詳情
ISPLSI5512VE-125LF256中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
ISPLSI5512VE-125LF256 |
功能描述 | In-System Programmable 3.3V SuperWIDE? High Density PLD |
文件大小 |
275.92 Kbytes |
頁(yè)面數(shù)量 |
25 頁(yè) |
生產(chǎn)廠商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱 |
Lattice【萊迪思】 |
中文名稱 | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-16 16:10:00 |
相關(guān)芯片規(guī)格書(shū)
更多- ISPLSI5512VA-70LB272
- ISPLSI5512VA-125LQ208
- ISPLSI5512VA-70LQ208
- ISPLSI5512VA-125LB272
- ISPLSI5512VA-125LB388
- ISPLSI5512VA-100LB272
- ISPLSI5512VA-100LB388
- ISPLSI5512VA-100LQ208
- ISPLSI5512VA-70LB388
- ISPLSI5384VE-165LF256
- ISPLSI5384VE-80LF256I
- ISPLSI5384VE-80LB272I
- ISPLSI5512VE
- ISPLSI5512VE-100LB272
- ISPLSI5512VE-100LB272I
- ISPLSI5512VE-100LB388
- ISPLSI5512VE-100LB388I
- ISPLSI5512VE-100LF256
ISPLSI5512VE-125LF256規(guī)格書(shū)詳情
Features
? Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 24000 PLD Gates / 512 Macrocells
— Up to 256 I/O Pins
— 512 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 155 MHz Maximum Operating Frequency
— tpd = 6.5 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
? ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
GRP) between the GLBs. Switching resources are provided
to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be bypassed
for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
產(chǎn)品屬性
- 型號(hào):
ISPLSI5512VE-125LF256
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
NA |
5650 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
LATTICE |
23+ |
BGA |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)! |
詢價(jià) | ||
LATTICE/萊迪斯 |
23+ |
BGA |
3000 |
一級(jí)代理原廠VIP渠道,專注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
LatticeSemiconductorCorp |
23+ |
256-FPBGA(17x17) |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車(chē)、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
LATTICE |
24+ |
BGA |
100 |
詢價(jià) | |||
LATTICE |
23+ |
BGA |
1 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
BGA |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
LATTICE |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
LATTICE |
24+ |
FPGA |
5643 |
原裝現(xiàn)貨 |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
BGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) |