首頁(yè)>ICS854104I>規(guī)格書詳情
ICS854104I中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書
ICS854104I規(guī)格書詳情
General Description
The ICS854104I is a low skew, high performance 1-to-4
Differential-to-LVDS Clock Fanout Buffer. Utilizing Low Voltage
Differential Signaling (LVDS), the ICS854104I provides a low power,
low noise, solution for distributing clock signals over controlled
impedances of 100?. The ICS854104I accepts a differential input
level and translates it to LVDS output levels.
Guaranteed output and part-to-part skew characteristics make the
ICS854104I ideal for those applications demanding well defined
performance and repeatability.
Features
? Four differential LVDS output pairs
? One differential clock input pair
? CLK/nCLK can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
? Each output has an individual OE control
? Maximum output frequency: 700MHz
? Translates differential input signals to LVDS levels
? Additive phase jitter, RMS: 0.232ps (typical)
? Output skew: 50ps (maximum)
? Part-to-part skew: 350ps (maximum)
? Propagation delay: 1.3ns (maximum)
? 3.3V operating supply
? -40°C to 85°C ambient operating temperature
? Lead-free (RoHS 6) packaging
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT(Renesas收購(gòu)) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
IDT |
2020+ |
SOP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
ICS |
24+ |
SOP8 |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
ICS |
23+ |
QFP |
4579 |
全新原裝現(xiàn)貨特價(jià)/假一罰十 |
詢價(jià) | ||
ICS |
QFP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
IDT |
24+ |
TSSOP |
9000 |
只做原裝正品 有掛有貨 假一賠十 |
詢價(jià) | ||
IDT |
22+ |
SOP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
21+ |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢價(jià) | ||||
IDT |
24+ |
4TSSOP-16 |
3922 |
優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
IDT |
2022+ |
原廠原包裝 |
6800 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) |