首頁>HY57V641620HGLT-HI>規(guī)格書詳情
HY57V641620HGLT-HI中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HY57V641620HGLT-HI規(guī)格書詳情
DESCRIPTION
The Hynix HY57V641620HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications r which require low power consumption and extended temperature range. HY57V641620HG is organized as 4banks of 1,048,576x16. HY57V641620HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Single 3.3±0.3V power supplyNote)
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM or LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CASLatency ; 2, 3 Clocks
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HYNIX |
2016+ |
TSOP54 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
LEVELONE |
23+ |
QFP |
6500 |
全新原裝假一賠十 |
詢價 | ||
HY |
02+ |
TSOP |
137 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
Skhynix |
1844+ |
TSOP54 |
6528 |
只做原裝正品假一賠十為客戶做到零風險!! |
詢價 | ||
HYUNDAI |
2025+ |
TSSOP54 |
3768 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
HY |
23+ |
NA/ |
137 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
SKHYNIX |
24+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
HYUNDAI |
25+ |
N/A |
2500 |
強調(diào)現(xiàn)貨,隨時查詢! |
詢價 | ||
HNNIX |
22+ |
TSSOP54 |
3200 |
全新原裝品牌專營 |
詢價 | ||
HY |
TSOP |
68900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 |