首頁(yè)>HEF4517BF>規(guī)格書(shū)詳情

HEF4517BF中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

HEF4517BF
廠(chǎng)商型號(hào)

HEF4517BF

功能描述

Dual 64-bit static shift register

文件大小

75.76 Kbytes

頁(yè)面數(shù)量

8 頁(yè)

生產(chǎn)廠(chǎng)商 NXP Semiconductors
企業(yè)簡(jiǎn)稱(chēng)

Philips飛利浦

中文名稱(chēng)

荷蘭皇家飛利浦官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-1-28 16:52:00

HEF4517BF規(guī)格書(shū)詳情

DESCRIPTION

The HEF4517B consists of two identical, independent 64-bit static shift registers. Each register has separate clock (CP), data input (D), parallel input-enable/output-enable (PE/EO) and four 3-state outputs of the 16th, 32nd, 48th and 64th bit positions (O16 to O64). Data at the D input is entered into the first bit on the LOW to HIGH transition of the clock, regardless of the state of PE/EO.

When PE/EO is LOW the outputs are enabled and the device is in the 64-bit serial mode.

When PE/EO is HIGH the outputs are disabled (high impedance OFF-state), the 64-bit shift register is divided into four 16-bit shift registers with D, O16, O32 and O48 as data inputs of the 1st, 17th, 33rd, and 49th bit respectively. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP-專(zhuān)營(yíng)
SOP16
53650
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢(xún)價(jià)
NXP
22+23+
SOP16
18129
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢(xún)價(jià)
PHILIPS
22+
DIP
8000
原裝正品支持實(shí)單
詢(xún)價(jià)
PH
589220
16余年資質(zhì) 絕對(duì)原盒原盤(pán) 更多數(shù)量
詢(xún)價(jià)
PHILIPS
23+
SOP
3200
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售
詢(xún)價(jià)
PHILIPS
23+
SOP
7000
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)!
詢(xún)價(jià)
PHI
24+
SOP7.2mm
362
詢(xún)價(jià)
NXP
23+
NA
10065
原裝正品,有掛有貨,假一賠十
詢(xún)價(jià)
NXP/恩智浦
1535+
1325
詢(xún)價(jià)
PH
23+
SOP
5000
原裝正品,假一罰十
詢(xún)價(jià)