首頁>GAL20V8B-15QP>規(guī)格書詳情

GAL20V8B-15QP集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料

GAL20V8B-15QP
廠商型號(hào)

GAL20V8B-15QP

參數(shù)屬性

GAL20V8B-15QP 封裝/外殼為24-DIP(0.300",7.62mm);包裝為管件;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 8MC 15NS 24DIP

功能描述

High Performance E2CMOS PLD Generic Array Logic

封裝外殼

24-DIP(0.300",7.62mm)

文件大小

308.03 Kbytes

頁面數(shù)量

23

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-4-14 23:29:00

人工找貨

GAL20V8B-15QP價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

GAL20V8B-15QP規(guī)格書詳情

Description

The GAL20V8C, at 5ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.

The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.

Features

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— 5 ns Maximum Propagation Delay

— Fmax = 166 MHz

— 4 ns Maximum from Clock Input to Data Output

— UltraMOS? Advanced CMOS Technology

? 50 to 75 REDUCTION IN POWER FROM BIPOLAR

— 75mA Typ Icc on Low Power Device

— 45mA Typ Icc on Quarter Power Device

? ACTIVE PULL-UPS ON ALL PINS

? E2 CELL TECHNOLOGY

— Reconfigurable Logic

— Reprogrammable Cells

— 100 Tested/100 Yields

— High Speed Electrical Erasure (<100ms)

— 20 Year Data Retention

? EIGHT OUTPUT LOGIC MACROCELLS

— Maximum Flexibility for Complex Logic Designs

— Programmable Output Polarity

— Also Emulates 24-pin PAL? Devices with Full Function/Fuse Map/Parametric Compatibility

? PRELOAD AND POWER-ON RESET OF ALL REGISTERS

— 100 Functional Testability

? APPLICATIONS INCLUDE:

— DMA Control

— State Machine Control

— High Speed Graphics Processing

— Standard Logic Speed Upgrade

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    GAL20V8B-15QP

  • 制造商:

    Lattice Semiconductor Corporation

  • 類別:

    集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)

  • 系列:

    GAL?20V8

  • 包裝:

    管件

  • 可編程類型:

    EE PLD

  • 供電電壓 - 內(nèi)部:

    4.75V ~ 5.25V

  • 工作溫度:

    0°C ~ 75°C(TA)

  • 安裝類型:

    通孔

  • 封裝/外殼:

    24-DIP(0.300",7.62mm)

  • 供應(yīng)商器件封裝:

    24-PDIP

  • 描述:

    IC CPLD 8MC 15NS 24DIP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
LATTICE/萊迪斯
24+
DIP
13718
只做原裝 公司現(xiàn)貨庫存
詢價(jià)
LATTE/萊迪斯
24+
NA/
1855
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
Lattice(萊迪斯)
24+
標(biāo)準(zhǔn)封裝
16048
原廠渠道供應(yīng),大量現(xiàn)貨,原型號(hào)開票。
詢價(jià)
LATTICE
2016+
DIP24
6000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價(jià)
LATTICE/萊迪斯
22+
DIP24
100000
代理渠道/只做原裝/可含稅
詢價(jià)
LATTICE
2016+
DIP24P
6523
只做原裝正品現(xiàn)貨!或訂貨!
詢價(jià)
LATTICE
24+/25+
45
原裝正品現(xiàn)貨庫存價(jià)優(yōu)
詢價(jià)
LATTICE
20+
DIP24
35830
原裝優(yōu)勢主營型號(hào)-可開原型號(hào)增稅票
詢價(jià)
Lattice Semiconductor Corporat
23+
24-DIP
11200
主營:汽車電子,停產(chǎn)物料,軍工IC
詢價(jià)
LATTICE/萊迪斯
22+
DIP
50000
只做原裝正品,假一罰十,歡迎咨詢
詢價(jià)