首頁>EPM7256SQC160-15>規(guī)格書詳情

EPM7256SQC160-15中文資料阿爾特數(shù)據(jù)手冊PDF規(guī)格書

EPM7256SQC160-15
廠商型號

EPM7256SQC160-15

功能描述

High-performance, EEPROM-based programmable logic devices PLDs) based on second-generation MAX architecture

文件大小

1.48645 Mbytes

頁面數(shù)量

66

生產廠商 Altera Corporation
企業(yè)簡稱

Altera阿爾特

中文名稱

阿爾特拉公司官網

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-18 13:08:00

EPM7256SQC160-15規(guī)格書詳情

General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 3 for available speed grades.

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

Features...

■ High-performance, EEPROM-based programmable logic devices (PLDs) based on second-generation MAX? architecture

■ 5.0-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in MAX 7000S devices

– ISP circuitry compatible with IEEE Std. 1532

■ Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S devices

■ Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S devices with 128 or more macrocells

■ Complete EPLD family with logic densities ranging from 600 to 5,000 usable gates (see Tables 1 and 2)

■ 5-ns pin-to-pin logic delays with up to 175.4-MHz counter frequencies (including interconnect)

■ PCI-compliant devices available

■ Open-drain output option in MAX 7000S devices

■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls

■ Programmable power-saving mode for a reduction of over 50 in each macrocell

■ Configurable expander product-term distribution, allowing up to 32 product terms per macrocell

■ 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages

■ Programmable security bit for protection of proprietary designs

■ 3.3-V or 5.0-V operation

– MultiVoltTM I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)

– Pin compatible with low-voltage MAX 7000A and MAX 7000B devices

■ Enhanced features available in MAX 7000E and MAX 7000S devices

– Six pin- or logic-driven output enable signals

– Two global clock signals with optional inversion

– Enhanced interconnect resources for improved routability

– Fast input setup times provided by a dedicated path from I/O pin to macrocell registers

– Programmable output slew-rate control

■ Software design support and automatic place-and-route provided by Altera’s development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest

■ Programming support

– Altera’s Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices

– The BitBlaster? serial download cable, ByteBlasterMV? parallel port download cable, and MasterBlaster? serial/universal serial bus (USB) download cable program MAX 7000S devices

產品屬性

  • 型號:

    EPM7256SQC160-15

  • 制造商:

    ALTERA

  • 制造商全稱:

    Altera Corporation

  • 功能描述:

    High-performance, EEPROM-based programmable logic devices PLDs) based on second-generation MAX architecture

供應商 型號 品牌 批號 封裝 庫存 備注 價格
ALTERA
1948+
QFP
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
QFP
30
詢價
ALTERA
23+
QFP
1035
全新原裝現(xiàn)貨
詢價
ALTERA
23+
QFP-208
3200
全新原裝、誠信經營、公司現(xiàn)貨銷售
詢價
ALTERA
24+
QFP-208
9860
全新原裝現(xiàn)貨/假一罰百!
詢價
ALTERA/阿爾特拉
2021+
NA
2310
十年專營原裝現(xiàn)貨,假一賠十
詢價
ALTERA(阿爾特拉)
23+
15000
專業(yè)幫助客戶找貨 配單,誠信可靠!
詢價
ALTERA/阿爾特拉
23+
QFP
10000
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
ALTERA
09+
QFP208
5500
原裝無鉛,優(yōu)勢熱賣
詢價
ALT
23+
312
詢價