首頁(yè)>DSP96002/D>規(guī)格書(shū)詳情
DSP96002/D中文資料恩XP數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
DSP96002/D |
功能描述 | 32-BIT GENERAL PURPOSE FLOATING-POINT DUAL-PORT PROCESSOR |
文件大小 |
12.43932 Mbytes |
頁(yè)面數(shù)量 |
111 頁(yè) |
生產(chǎn)廠商 | 未知制造商 |
企業(yè)簡(jiǎn)稱 |
恩XP |
中文名稱 | 未知制造商 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-7-9 22:30:00 |
人工找貨 | DSP96002/D價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多DSP96002/D規(guī)格書(shū)詳情
FEATURES
? Digital signal processing core
– Efficient 32-bit DSP engine
– Conforms to IEEE 754-1985 standard for single precision (32-bit) and single
extended precision (44-bit) arithmetic
– Up to 30 Million Instructions Per Second (MIPS) at 60 MHz
– Parallel operation of Data ALU, Address Generation Unit (AGU), and program
controller within the CPU allow more processing per instruction cycle
– Single-cycle 32x32 bit parallel multiplier
– Highly parallel instruction set with unique DSP addressing modes
– Nested hardware DO loops
– Instruction cache extended to operate as 4 K byte (1 K word)
– Fast auto-return interrupts
– Address buses:
? One 32-bit unidirectional internal X memory Address Bus (XAB)
? One 32-bit unidirectional internal Y memory Address Bus (YAB)
? One 32-bit internal Program Address Bus (PAB)
? Two 32-bit external address buses
– Data buses:
? One 32-bit bidirectional internal X memory Data Bus (XDB)
? One 32-bit bidirectional internal Y memory Data Bus (YDB)
? One 32-bit bidirectional internal Global memory Data Bus (GDB)
? One 32-bit bidirectional internal DMA Data Bus (DDB)
? One 32-bit bidirectional internal Program Data Bus (PDB)
? Two 32-bit external data buses
– MCU-like instruction set mnemonics make programming easier
? Memory
– On-chip 1024x32-bit Program RAM
– Two independent on-chip 512x32-bit data RAMs
– Two independent on-chip 512x32-bit data ROMs (1024x32-bit virtual memory)
– On-chip 64x32-bit bootstrap ROM
– Off-chip expansion to 2x2 32
32-bit words of data memory
– Off-chip expansion to 2 32
32-bit words of program memory
? Miscellaneous features
– Two expansion ports assignable to X data, Y data, or program memory spaces or
a combination thereof, effectively doubling off-chip bus bandwidth.
– Host interface circuitry on each port provides a flexible slave interface to Direct
Memory Access (DMA) controllers and external processors for easy design of
multimaster systems
– Write strobe pins support interface to external SRAMs without additional logic
– Two programmable timers/counters
– Three external interrupt/mode control lines
– One external reset line for hardware reset
– 4-pin OnCE port for unobtrusive, processor speed-independent debugging
– HCMOS design for operating frequencies from 60 MHz down to DC
– 223-pin plastic Pin Grid Array (PGA) package or 240-pin Ceramic Quad Flat Pack
(CQFP) package
– 5.0 V power supply
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
mot |
24+ |
PGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
MOT |
0312+ |
PGA |
11 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
MOTOROLA |
25+ |
QFP |
40 |
原裝正品,假一罰十! |
詢價(jià) | ||
MC |
1948+ |
QFP |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
22+ |
PGA |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
21+ |
PGA |
1709 |
詢價(jià) | |||
MOTOROLA/摩托羅拉 |
25+ |
PGA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
MOT |
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
QORVO |
24+ |
SMD |
5000 |
QORVO“芯達(dá)集團(tuán)”專營(yíng)品牌原裝正品假一罰十 |
詢價(jià) |