首頁>CY7C1911KV18-300BZC>規(guī)格書詳情
CY7C1911KV18-300BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
CY7C1911KV18-300BZC |
參數(shù)屬性 | CY7C1911KV18-300BZC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC) > 存儲器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR? II SRAM Four-Word Burst Architecture |
文件大小 |
1.22429 Mbytes |
頁面數(shù)量 |
33 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-16 22:59:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1911CV18-278BZXC
- CY7C1911CV18-300BZXI
- CY7C1911CV18-278BZC
- CY7C1911CV18-300BZC
- CY7C1911CV18-250BZXC
- CY7C1911CV18-300BZXC
- CY7C1911CV18-300BZI
- CY7C1911CV18-278BZI
- CY7C1911CV18-250BZXI
- CY7C1911CV18-278BZXI
- CY7C1911JV18-300BZXC
- CY7C1911JV18-300BZI
- CY7C1911JV18-250BZC
- CY7C1911JV18
- CY7C1911JV18-250BZI
- CY7C1911JV18-250BZXI
- CY7C1911KV18
- CY7C1911KV18-250BZXC
CY7C1911KV18-300BZC規(guī)格書詳情
Functional Description
The CY7C1311KV18, CY7C1911KV18, CY7C1313KV18, and CY7C1315KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 333-MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW
■ Available in × 8, × 9, × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
? Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ PLL for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號:
CY7C1911KV18-300BZC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲器
- 包裝:
托盤
- 存儲器類型:
易失
- 存儲器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II
- 存儲容量:
18Mb(2M x 9)
- 存儲器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
333 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
CYPRESS |
2020+ |
BGA |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價 | ||
CYPRESS |
21+ |
BGA |
333 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
BGA |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
Cypress |
23+ |
165-FBGA(13x15) |
39257 |
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢! |
詢價 | ||
CypressSemiconductorCorp |
2022 |
ICSRAM2MX91.8VSYNC165-FB |
5058 |
原廠原裝正品,價格超越代理 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價 |