首頁>CY7C1340F-166AC>規(guī)格書詳情
CY7C1340F-166AC中文資料賽普拉斯數(shù)據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多CY7C1340F-166AC規(guī)格書詳情
Functional Description[1]
The CY7C1340F SRAM integrates 131,072 x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK).
Features
? Registered inputs and outputs for pipelined operation
? Optimal for performance (Double-Cycle deselect)
— Depth expansion without wait state
? 128K × 32-bit common I/O architecture
? 3.3V –5 and +10 core power supply (VDD)
? 3.3V / 2.5V I/O supply (VDDQ)
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
? Provide high-performance 3-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed writes
? Asynchronous Output Enable
? JEDEC-standard 100-pin TQFP package and pinout
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
187 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
CYPRESS |
22+23+ |
PLCC |
37154 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
CY |
23+ |
PLCC-52 |
3200 |
全新原裝、誠信經營、公司現(xiàn)貨銷售! |
詢價 | ||
CYPRESS |
24+ |
PLCC-52 |
2630 |
詢價 | |||
CY |
24+ |
PLCC52 |
400 |
詢價 | |||
CYPRESS |
23+ |
PLCC52 |
7000 |
絕對全新原裝!100%保質量特價!請放心訂購! |
詢價 | ||
CYPRESS |
2016+ |
TQFP |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價 | ||
cypress |
333 |
10 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
CY |
23+ |
陶瓷高頻管 |
9526 |
詢價 | |||
CYP |
23+ |
貼片 |
5000 |
原裝正品,假一罰十 |
詢價 |