CSP2510C集成電路(IC)的時鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

廠商型號 |
CSP2510C |
參數(shù)屬性 | CSP2510C 封裝/外殼為24-TSSOP(0.173",4.40mm 寬);包裝為管件;類別為集成電路(IC)的時鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC PLL CLK DRIVER 3.3V 24-TSSOP |
功能描述 | 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER |
封裝外殼 | 24-TSSOP(0.173",4.40mm 寬) |
文件大小 |
262.75 Kbytes |
頁面數(shù)量 |
10 頁 |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡稱 |
RENESAS【瑞薩】 |
中文名稱 | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-3-5 22:30:00 |
人工找貨 | CSP2510C價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
CSP2510C規(guī)格書詳情
DESCRIPTION:
The CSP2510C is a high performance, low-skew, low-jitter, phase-lock
loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency
and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CSP2510C
operates at 3.3V.
One bank of ten outputs provide low-skew, low-jitter copies of CLK.
Output signal duty cycles are adjusted to 50 percent, independent of the
duty cycle at CLK. The outputs can be enabled or disabled via the control
G input. When the G input is high, the outputs switch in phase and frequency
with CLK; when the G input is low, the outputs are disabled to the logic-low
state.
Unlike many products containing PLLs, the CSP2510C does not require
external RC networks. The loop filter for the PLL is included on-chip,
minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CSP2510C requires a
stabilization time to achieve phase lock of the feedback signal to the
reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as
following any changes to the PLL reference or feedback signals. The PLL
can be bypassed for the test purposes by strapping AVDD to ground.
The CSP2510C is specified for operation from 0°C to +85°C. This
device is also available (on special order) in Industrial temperature range
(-40°C to +85°C). See ordering information for details.
FEATURES:
? Phase-Lock Loop Clock Distribution for Synchronous DRAM
Applications
? Distributes one clock input to one bank of ten outputs
? Output enable bank control
? External feedback (FBIN) pin is used to synchronize the
outputs to the clock input signal
? No external RC network required for PLL loop stability
? Operates at 3.3V VDD
? tpd Phase Error at 133MHz: < ±150ps
? Jitter (peak-to-peak) at 133MHz: < ±75ps @ 133MHz
? Spread Spectrum Compatible
? Operating frequency 25MHz to 140MHz
? Available in 24-Pin TSSOP package
產(chǎn)品屬性
- 產(chǎn)品編號:
CSP2510CPG8
- 制造商:
Renesas Electronics America Inc
- 類別:
集成電路(IC) > 時鐘發(fā)生器,PLL,頻率合成器
- 包裝:
管件
- 類型:
PLL 驅(qū)動器,零延遲緩沖器
- PLL:
帶旁路
- 輸入:
時鐘
- 輸出:
時鐘
- 比率 - 輸入:
1:10
- 差分 - 輸入:
無/無
- 頻率 - 最大值:
140MHz
- 分頻器/倍頻器:
無/無
- 電壓 - 供電:
3V ~ 3.6V
- 工作溫度:
0°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
24-TSSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
24-TSSOP
- 描述:
IC PLL CLK DRIVER 3.3V 24-TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
2020+ |
TSOP |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
IDT |
1405+ |
TSSOP24 |
1867 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
IDT |
01+ |
TSOP24 |
3400 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
IDT |
1948+ |
TSOP24 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
IDT |
23+ |
24TSSOP |
9000 |
原裝正品,支持實單 |
詢價 | ||
IDT |
22+ |
TSSOP-24 |
5000 |
只做原裝,假一賠十 15118075546 |
詢價 | ||
IDT |
18+ |
TSSOP24 |
24046 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價 | ||
IDT |
23+ |
TSSOP24P |
30000 |
代理全新原裝現(xiàn)貨,價格優(yōu)勢 |
詢價 | ||
IDT |
22+ |
24TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
IDT |
2021+ |
7997 |
十年專營原裝現(xiàn)貨,假一賠十 |
詢價 |