首頁(yè)>CD74HC7046AMT.A>規(guī)格書詳情
CD74HC7046AMT.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CD74HC7046AMT.A |
功能描述 | Phase-Locked Loop with VCO and Lock Detector |
絲印標(biāo)識(shí) | |
封裝外殼 | SOIC |
文件大小 |
387.99 Kbytes |
頁(yè)面數(shù)量 |
29 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI2【德州儀器】 |
中文名稱 | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-7-23 23:00:00 |
人工找貨 | CD74HC7046AMT.A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
CD74HC7046AMT.A規(guī)格書詳情
Features
? Center Frequency of 18MHz (Typ) at VCC = 5V,
Minimum Center Frequency of 12MHz at VCC = 4.5V
? Choice of Two Phase Comparators
- Exclusive-OR
- Edge-Triggered JK Flip-Flop
? Excellent VCO Frequency Linearity
? VCO-Inhibit Control for ON/OFF Keying and for Low
Standby Power Consumption
? Minimal Frequency Drift
? Zero Voltage Offset Due to Op-Amp Buffer
? Operating Power-Supply Voltage Range
- VCO Section . . . . . . . . . . . . . . . . . . . . . . . . . . 3V to 6V
- Digital Section . . . . . . . . . . . . . . . . . . . . . . . . 2V to 6V
? Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
? Wide Operating Temperature Range . . . -55oC to 125oC
? Balanced Propagation Delay and Transition Times
? Significant Power Reduction Compared to LSTTL
Logic ICs
? HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL = 30%, NIH = 30% of VCC
at VCC = 5V
? HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
VIL= 0.8V (Max), VIH = 2V (Min)
- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH
Applications
? FM Modulation and Demodulation
? Frequency Synthesis and Multiplication
? Frequency Discrimination
? Tone Decoding
? Data Synchronization and Conditioning
? Voltage-to-Frequency Conversion
? Motor-Speed Control
? Related Literature
- AN8823, CMOS Phase-Locked-Loop Application
Using the CD74HC/HCT7046A and
CD74HC/HCT7046A
Description
The CD74HC7046A and CD74HCT7046A high-speed
silicon-gate CMOS devices, specified in compliance with
JEDEC Standard No. 7A, are phase-locked-loop (PLL)
circuits that contain a linear voltage-controlled oscillator
(VCO), two-phase comparators (PC1, PC2), and a lock
detector. A signal input and a comparator input are common
to each comparator. The lock detector gives a HIGH level at
pin 1 (LD) when the PLL is locked. The lock detector
capacitor must be connected between pin 15 (CLD) and pin
8 (Gnd). For a frequency range of 100kHz to 10MHz, the
lock detector capacitor should be 1000pF to 10pF,
respectively.
The signal input can be directly coupled to large voltage
signals, or indirectly coupled (with a series capacitor) to
small voltage signals. A self-bias input circuit keeps small
voltage signals within the linear region of the input amplifiers.
With a passive low-pass filter, the 7046A forms a secondorder
loop PLL. The excellent VCO linearity is achieved by
the use of linear op-amp techniques.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
PDIP14 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI(德州儀器) |
24+ |
PDIP14 |
1493 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
HAR |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
TI |
23+ |
14-SOIC |
65600 |
詢價(jià) | |||
HARRIS |
20+ |
DIP |
67500 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
TI |
24+ |
SOIC |
6000 |
進(jìn)口原裝正品假一賠十,貨期7-10天 |
詢價(jià) | ||
HAR |
2015+ |
SOP/DIP |
19889 |
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣! |
詢價(jià) | ||
TI |
24+ |
DIP |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
CD74HC7266M |
2 |
2 |
詢價(jià) | ||||
AMIC |
專業(yè)鐵帽 |
DIP |
3 |
原裝鐵帽專營(yíng),代理渠道量大可訂貨 |
詢價(jià) |