首頁(yè)>C1005JB0J105KT>規(guī)格書(shū)詳情
C1005JB0J105KT中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
C1005JB0J105KT |
功能描述 | Dual 3 MHz, 1200 mA Buck |
文件大小 |
993.34 Kbytes |
頁(yè)面數(shù)量 |
28 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱(chēng) |
AD【亞德諾】 |
中文名稱(chēng) | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-3 19:00:00 |
人工找貨 | C1005JB0J105KT價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- C1005JB0G335K050BB_17
- C1005JB0G335M050BB_17
- C1005JB0G475K050BB
- C1005F680J100ST
- C1005JB0J105K
- C1005JB0G105W020A
- C1005F680J101NT
- C1005JB0G225K050BB
- C1005F680J101NB
- C1005F680J101ST
- C1005F680J250ST
- C1005JB0G105B020A
- C1005JB0G475M050BB
- C1005JB0J105K050BB
- C1005JB0G475K050BB_17
- C1005JB0G225K050BB_17
- C1005JB0G225M050BB_17
- C1005F680J250SB
C1005JB0J105KT規(guī)格書(shū)詳情
GENERAL DESCRIPTION
The ADP5024 combines two high performance buck regulators and one low dropout (LDO) regulator in a small, 24-lead, 4 mm × 4 mm LFCSP to meet demanding performance and board space requirements.
The high switching frequency of the buck regulators enables tiny multilayer external components and minimizes the board space. When the MODE pin is set high, the buck regulators operate in forced PWM mode. When the MODE pin is set low, the buck regulators operate in PWM mode when the load current is above a predefined threshold. When the load current falls below a predefined threshold, the regulator operates in power save mode (PSM), improving the light load efficiency.
FEATURES
Main input voltage range: 2.3 V to 5.5 V
Two 1200 mA buck regulators and one 300 mA LDO
24-lead, 4 mm × 4 mm LFCSP package
Regulator accuracy: ±1.8
Factory programmable or external adjustable VOUTx
3 MHz buck operation with forced PWM and automatic
PWM/PSM modes
BUCK1/BUCK2: output voltage range from 0.8 V to 3.8 V
LDO: output voltage range from 0.8 V to 5.2 V
LDO: input supply voltage from 1.7 V to 5.5 V
LDO: high PSRR and low output noise
APPLICATIONS
Power for processors, ASICS, FPGAs, and RF chipsets
Portable instrumentation and medical devices
Space constrained devices
產(chǎn)品屬性
- 型號(hào):
C1005JB0J105KT
- 制造商:
TDK
- 功能描述:
6.3V 1uF }10% 1.0~0.5~0.5mm B 1.0mm 0.5mm 0.5mm Cut Tape
- 功能描述:
Cap Ceramic 1uF 6.3V JB 10% SMD 0402 85
- 功能描述:
Cap Ceramic 1uF 6.3V JB 10% SMD 0402 85°C T/R
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
24+ |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div> |
詢(xún)價(jià) | ||||
TDK |
17+ |
SMD |
100000 |
原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
TDK |
1815+ |
NA |
6528 |
只做原裝正品假一賠十為客戶(hù)做到零風(fēng)險(xiǎn)!! |
詢(xún)價(jià) | ||
TDK/東電化 |
23+ |
SMD |
200000 |
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢(xún)價(jià) | ||
TDK |
24+ |
103280 |
詢(xún)價(jià) | ||||
TDK |
24+ |
35210 |
一級(jí)代理/全新現(xiàn)貨/假一罰百! |
詢(xún)價(jià) | |||
TDK |
22+ |
SMD |
914000 |
原裝現(xiàn)貨樣品可售 |
詢(xún)價(jià) | ||
TDK/東電化 |
24+ |
SMD |
68900 |
一站配齊 原盒原包現(xiàn)貨 朱S Q2355605126 |
詢(xún)價(jià) | ||
TDK |
24+ |
SMD |
90000 |
進(jìn)口原裝現(xiàn)貨假一罰十價(jià)格合理 |
詢(xún)價(jià) | ||
TDK |
2023 |
SMD |
2580 |
原廠代理渠道,正品保障 |
詢(xún)價(jià) |