首頁(yè)>APA6001>規(guī)格書(shū)詳情

APA6001中文資料Actel數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

APA6001
廠商型號(hào)

APA6001

功能描述

ProASIC Flash Family FPGAs

文件大小

5.07817 Mbytes

頁(yè)面數(shù)量

178 頁(yè)

生產(chǎn)廠商 Actel Corporation
企業(yè)簡(jiǎn)稱

Actel

中文名稱

Actel Corporation官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-16 22:59:00

APA6001規(guī)格書(shū)詳情

Device Family Overview

The ProASICPLUS family of devices, Actel’s second generation family of flash FPGAs, offers enhanced performance over Actel’s ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology.

Features and Benefits

High Capacity

Commercial and Industrial

? 75,000 to 1 Million System Gates

? 27 K to 198 Kbits of Two-Port SRAM

? 66 to 712 User I/Os

Military

? 300, 000 to 1 Million System Gates

? 72 K to 198 Kbits of Two Port SRAM

? 158 to 712 User I/Os

Reprogrammable Flash Technology

? 0.22 μm 4 LM Flash-Based CMOS Process

? Live At Power-Up (LAPU) Level 0 Support

? Single-Chip Solution

? No Configuration Device Required

? Retains Programmed Design during Power-Down/Up Cycles

? Mil/Aero Devices Operate over Full Military Temperature Range

Performance

? 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)

? Two Integrated PLLs

? External System Performance up to 150 MHz

Secure Programming

? The Industry’s Most Effective Security Key (FlashLock?)

Low Power

? Low Impedance Flash Switches

? Segmented Hierarchical Routing Structure

? Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells

High Performance Routing Hierarchy

? Ultra-Fast Local and Long-Line Network

? High-Speed Very Long-Line Network

? High-Performance, Low Skew, Splittable Global Network

? 100 Routability and Utilization

I/O

? Schmitt-Trigger Option on Every Input

? 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate

? Bidirectional Global I/Os

? Compliance with PCI Specification Revision 2.2

? Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant

? Pin-Compatible Packages across the ProASICPLUS Family

Unique Clock Conditioning Circuitry

? PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities

? Internal and/or External Dynamic PLL Configuration

? Two LVPECL Differential Pairs for Clock or Data Inputs

Standard FPGA and ASIC Design Flow

? Flexibility with Choice of Industry-Standard Front-End Tools

? Efficient Design through Front-End Timing and Gate Optimization

ISP Support

? In-System Programming (ISP) via JTAG Port

SRAMs and FIFOs

? SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks

? 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ANPEC/茂達(dá)
23+
NA/
644
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
ANPEC/茂達(dá)電子
24+
TSSOP28
97
十年芯程一路原裝
詢價(jià)
AMP
1815+
TSSOP
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
ANPEC/茂達(dá)電子
21+
TSSOP28
673
原裝現(xiàn)貨假一賠十
詢價(jià)
ANPEC/茂達(dá)
23+
TSSOP28
25860
原裝正品
詢價(jià)
ANPEC/茂達(dá)電子
1633+
TSSOP28
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
ANPEC
16+
QFN
50
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
ANPEC/茂達(dá)
21+
TSSOP28
36680
只做原裝,質(zhì)量保證
詢價(jià)
ANPEC
22+
TSSOP28
36575
原裝正品現(xiàn)貨,可開(kāi)13個(gè)點(diǎn)稅
詢價(jià)
ANPEC/茂達(dá)
22+
TSSOP28
28749
鄭重承諾只做原裝進(jìn)口貨
詢價(jià)