A6810EEP中文資料ALLEGRO數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
A6810EEP |
功能描述 | DABiC-IV, 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS |
文件大小 |
150.16 Kbytes |
頁(yè)面數(shù)量 |
8 頁(yè) |
生產(chǎn)廠商 | Allegro MicroSystems |
企業(yè)簡(jiǎn)稱 |
ALLEGRO |
中文名稱 | Allegro MicroSystems官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-25 20:00:00 |
人工找貨 | A6810EEP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
A6810EEP規(guī)格書詳情
The A6809– and A6810– devices combine 10-bit CMOS shift registers, accompanying data latches and control circuitry with bipolar sourcing outputs and pnp active pull downs. Designed primarily to drive vacuum-fluorescent displays, the 60 V and -40 mA output ratings also allow these devices to be used in many other peripheral power driver applications. The A6809– and A6810– feature an increased data input rate (compared with the older UCN/UCQ5810-F) and a controlled output slew rate. The A6809xLW and A6810xLW are identical except for pinout.
The CMOS shift register and latches allow direct interfacing with microprocessor-based systems. With a 3.3 V or 5 V logic supply, typical serial-data input rates are up to 33 MHz.
A CMOS serial data output permits cascade connections in applications requiring additional drive lines. Similar devices are avail-able as the A6811– (12 bits), A6812– (20 bits), and A6818– (32 bits). The A6809– and A6810– output source drivers are npn Darling tons, capable of sourcing up to 40 mA. The controlled output slew rate reduces electromagnetic noise, which is an important consideration in systems that include telecommunications and/or microprocessors and to meet government emissions regulations. For inter-digit blanking, all output drivers can be disabled and all sink drivers turned on with a BLANKING input high. The pnp active pull-downs will sink at least 2.5 mA.
All devices are available in two temperature ranges for optimum performance in commercial (suffix S-) or industrial (suffix E-) applications. The A6810– is provided in three package styles for through-hole DIP (suffix -A), surface-mount SOIC (suffix -LW), or minimum-area surface-mount PLCC (suffix -EP). The A6809– is provided in the SOIC (suffix -LW) only. Copper lead frames, low logic-power dissipation, and low output-saturation voltages allow all devices to source 25 mA from all outputs continuously over the maximum operating temperature range.
FEATURES
■ Controlled Output Slew Rate
■ High-Speed Data Storage
■ 60 V Minimum Output Breakdown
■ High Data Input Rate
■ PNP Active Pull-Downs
■ Low Output-Saturation Voltages
■ Low-Power CMOS Logic and Latches
■ Improved Replacements
for TL4810–, UCN5810–, and UCQ5810–
產(chǎn)品屬性
- 型號(hào):
A6810EEP
- 制造商:
ALLEGRO
- 制造商全稱:
Allegro MicroSystems
- 功能描述:
DABiC-IV, 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALLEGRO/雅麗高 |
22+ |
SOP20 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價(jià) | ||
ALLEGRO |
23+ |
SOP-20 |
2004 |
絕對(duì)現(xiàn)貨庫(kù)存 |
詢價(jià) | ||
ALLEGRO |
SOP-20 |
491 |
全新原裝100真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | |||
ALLEGRO/雅麗高 |
21+ |
SOP20 |
20000 |
百域芯優(yōu)勢(shì) 實(shí)單必成 可開(kāi)13點(diǎn)增值稅發(fā)票 |
詢價(jià) | ||
Allegro MicroSystems LLC |
23+ |
20SOIC |
9000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
ALLEGRO/雅麗高 |
03+ |
NA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
ALLEGR |
20+ |
SOP20 |
67500 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
Allegro MicroSystems |
23+/24+ |
20-SOIC |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
ALLEGRO |
22+ |
SOP-20 |
5000 |
只做原裝,假一賠十 15118075546 |
詢價(jià) | ||
ALLEGRO |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費(fèi)送樣 |
詢價(jià) |