首頁(yè)>8V79S680>規(guī)格書詳情

8V79S680集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器規(guī)格書PDF中文資料

8V79S680
廠商型號(hào)

8V79S680

參數(shù)屬性

8V79S680 封裝/外殼為64-VFQFN 裸露焊盤;包裝為卷帶(TR);類別為集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器;產(chǎn)品描述:VFQFPN 9.00X9.00X0.90 MM, 0.50MM

功能描述

JESD204B Compliant Fanout Buffer and Divider

封裝外殼

64-VFQFN 裸露焊盤

文件大小

1.04824 Mbytes

頁(yè)面數(shù)量

46 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-20 22:59:00

8V79S680規(guī)格書詳情

Description

The 8V79S680 is a fully integrated, clock and SYSREF signal

fanout buffer for JESD204B applications. It is designed as a

high-performance clock and converter synchronization solution for

wireless base station radio equipment boards with JESD204B

subclass 0, 1, and 2 compliance. The main function of the device

is the distribution and fanout of high-frequency clocks and

low-frequency system reference signals generated by a

JESB204B clock generator such as the IDT 8V19N480, extending

its fanout capabilities and providing additional phase-delay.

The 8V79S680 is optimized to deliver very low phase noise clocks

and precise, phase-adjustable SYSREF synchronization signals

as required in GSM, WCDMA, LTE, LTE-A radio board

implementations. Low-skew outputs, low device-to-device skew

characteristics and fast output rise/fall times help the system

design to achieve deterministic clock and SYSREF phase

relationship across devices.

The device distributes the input clock (CLK) and JESD204B

SYSREF signals (REF) to four fanout channels. In each channel,

both input clock and SYSREF signals are fanned-out to multiple

clock (QCLK) and SYSREF (QREF) outputs. Clock signals can be

frequency-divided in each channel. Configurable phase-delay

circuits are available for both clock and SYSREF signals. The

propagation delays in all signal paths are fully deterministic to

support fixed phase relationships between clock and SYSREF

signals within one device. Clock divider can be bypassed for

low-latency clock paths. The device facilitates synchronization

between frequency dividers within the device and across multiple

devices, removing phase ambiguity introduced in dividers

between power and configuration cycles.

Each channel supports clock frequencies up to 3GHz. In an

alternative configuration, for instance JESD204B subclass 0 and

2, the SYSREF (QREF) outputs can be configured as regular

clock outputs adding additional clock fanout to the device.

All outputs are very flexible in amplitude configuration, output

signal termination and allow both DC and AC coupling. Outputs

can be disabled and powered-down when not used. The SYSREF

output pre-bias feature supports prevention of power-on glitches

and enables AC-coupling of the system synchronization signals.

The device is configured through a 3-wire SPI serial interface. The

device is packaged in a lead-free (RoHS 6) 64-lead VFQFPN

package. The extended temperature range supports wireless

infrastructure, telecommunication and networking end equipment

requirements. The device is a member of the high-performance

clock family from IDT.

Features

? Supports high-speed, low phase noise converter clocks

? Distribution, fanout, phase-delay of clock and SYSREF signals

? Very low output noise floor: -158.8dBc/Hz noise floor

(245.76MHz)

? Supports clock frequencies up to 3GHz, including clock output

frequencies of 983.04MHz, 491.52MHz, 245.76MHz, and

122.88MHz

? 4 output channels with a total of 16 differential outputs,

organized in:

? 8 dedicated clock outputs

? 8 outputs configurable as SYSREF outputs with individual

phase delay stages, or configurable as additional clock

outputs

? Each channel contains:

? Frequency dividers: ÷1, ÷2, ÷4, ÷6, ÷8, ÷12, ÷16

? Clock phase delay circuits

? Clock phase delay circuits

? Clock: delay unit is the clock period; 256 steps

? SYSREF: Configurable precision phase delay circuits:

8 steps of 131ps, 262ps, 393ps, or 524ps

? Flexible differential outputs:

? LVDS/LVPECL configurable

? Amplitude configurable

? Power-down modes for unused outputs

? Supports DC and AC coupling

? QREF (SYSREF) output pre-bias feature to prevent glitches

when turning output on or off

? Supply voltage:

? 3.3V core and signal I/O

? 1.8V Digital control SPI I/O (3.3V-tolerant inputs)

? 64 VFQFPN package (9 × 9 × 0.85 mm)

? Ambient temperature range: -40°C to +85°C

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    8V79S680NLGI8

  • 制造商:

    Renesas Electronics America Inc

  • 類別:

    集成電路(IC) > 時(shí)鐘緩沖器,驅(qū)動(dòng)器

  • 包裝:

    卷帶(TR)

  • 類型:

    扇出緩沖器(分配),除法器

  • 電路數(shù):

    4

  • 比率 - 輸入:

    2:16

  • 差分 - 輸入:

    是/是

  • 輸入:

    時(shí)鐘

  • 輸出:

    LVDS,LVPECL

  • 電壓 - 供電:

    3.135V ~ 3.465V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    64-VFQFN 裸露焊盤

  • 供應(yīng)商器件封裝:

    64-VFQFPN(9x9)

  • 描述:

    VFQFPN 9.00X9.00X0.90 MM, 0.50MM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
RENESAS(瑞薩)/IDT
23+
VFQFPN64(9x9)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
IDT
2020+
NA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
IDT
16+
QFN
50
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
RENESAS
23+
NA
10000
全新、原裝
詢價(jià)
RENESAS
22+
NA
19814
原裝正品支持實(shí)單
詢價(jià)
IDT
1922+
QFN
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
RENESAS ELECTRONICS
23+
SMD
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
RENESAS(瑞薩)/IDT
1942+
VFQFPN-64(9x9)
2532
向鴻只做原裝,倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn)
詢價(jià)
IDT
2223+
QFN
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)
Renesas
24+
64-VFQFN
14807
專注Renesas品牌原裝正品代理分銷,認(rèn)準(zhǔn)水星電子
詢價(jià)