首頁>74HC109PW>規(guī)格書詳情

74HC109PW中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書

74HC109PW
廠商型號

74HC109PW

功能描述

Dual JK flip-flop with set and reset; positive-edge trigger

文件大小

65.67 Kbytes

頁面數(shù)量

9

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-4-12 17:35:00

人工找貨

74HC109PW價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

74HC109PW規(guī)格書詳情

GENERAL DESCRIPTION

The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs; also complementary Q and Q outputs.

The set and reset are asynchronous active LOW inputs and operate independently of the clock input.

The J and K inputs control the state changes of the flip-flops as described in the mode select function table.

The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.

The JK design allows operation as a D-type flip-flop by tying the J and K inputs together.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

FEATURES

? J, K inputs for easy D-type flip-flop

? Toggle flip-flop or “do nothing” mode

? Output capability: standard

? ICC category: flip-flops

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
ST/意法
23+
SOP
15991
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價(jià)
TOS
23+
SOP
3000
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價(jià)
TOSHIBA/東芝
2402+
DIP
8324
原裝正品!實(shí)單價(jià)優(yōu)!
詢價(jià)
TOS
DIP
68500
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨
詢價(jià)
ST
23+
SOP16
16900
正規(guī)渠道,只有原裝!
詢價(jià)
24+
5000
公司存貨
詢價(jià)
TOSHIBA
21+
SOP
12588
原裝正品,自己庫存 假一罰十
詢價(jià)
TOS
24+
SOP5.2
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價(jià)
TOSHIBA
2020+
SOP-14
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
ST
2023+
SOP
50000
原裝現(xiàn)貨
詢價(jià)