首頁>74ALS109AD>規(guī)格書詳情
74ALS109AD中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
74ALS109AD規(guī)格書詳情
DESCRIPTION
The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active-Low inputs and operate independently of the clock (CP) input.
The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.
產(chǎn)品屬性
- 型號(hào):
74ALS109AD
- 制造商:
PHILIPS
- 制造商全稱:
NXP Semiconductors
- 功能描述:
Dual J-K positive edge-triggered flip-flop with set and reset
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FAIRCHILD/仙童 |
23+ |
NA/ |
4510 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
MITSUBISHI |
23+ |
SOP |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
TI/TEXAS |
23+ |
SOP3.9 |
8931 |
詢價(jià) | |||
SIGN |
23+ |
NA |
9856 |
原裝正品,假一罰百! |
詢價(jià) | ||
TI |
22+23+ |
SOIC-165 |
9838 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
TI |
SOP |
608900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
FSC |
23+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
PHILIPS/飛利浦 |
2402+ |
DIP-16 |
8324 |
原裝正品!實(shí)單價(jià)優(yōu)! |
詢價(jià) | ||
SIG |
2022+ |
DIP14 |
8600 |
英瑞芯只做原裝正品 |
詢價(jià) | ||
FSC |
22+ |
SOP14 |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢價(jià) |