首頁>2064VE>規(guī)格書詳情

2064VE中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

2064VE
廠商型號(hào)

2064VE

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

文件大小

200.22 Kbytes

頁面數(shù)量

15

生產(chǎn)廠商 Lattice Semiconductor Corporation
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-10-24 19:02:00

2064VE規(guī)格書詳情

Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

? SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

? 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號(hào):

    2064VE

  • 制造商:

    LATTICE

  • 制造商全稱:

    Lattice Semiconductor

  • 功能描述:

    3.3V In-System Programmable High Density SuperFAST⑩ PLD

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TE
23+
NA
25800
TE全系列在售國內(nèi)外渠道
詢價(jià)
LATTICE
23+
NA
25060
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢價(jià)
三年內(nèi)
1983
納立只做原裝正品13590203865
詢價(jià)
LATTICE/萊迪斯
22+
TQFP
6550
絕對原裝公司現(xiàn)貨!
詢價(jià)
LATTICE
16+
BGA
4000
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢!
詢價(jià)
CTS
23+
NA
806
專做原裝正品,假一罰百!
詢價(jià)
TI
24+
SOP-8
6430
原裝現(xiàn)貨/歡迎來電咨詢
詢價(jià)
206-5
16
16
詢價(jià)
LATTICE/萊迪斯
23+
QFP
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
TycoElectronicsAmp
24+
4
詢價(jià)