1032EA中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
1032EA規(guī)格書詳情
Description
The ispLSI 1032EA is a High Density Programmable Logic Device containing 192 Registers, 64 Universal I/O pins, four Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032EA features 5V in-system programmability (ISP?) and in-system diagnostic capabilities via IEEE 1149.1 Test Access Port. The ispLSI 1032EA device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. A functional superset of the ispLSI 1032 architecture, the ispLSI 1032EA device adds user selectable 3.3V or 5V I/O and open-drain output options.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Four Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Functionally Compatible with ispLSI 1032E
? NEW FEATURES
— 100 IEEE 1149.1 Boundary Scan Testable
— ispJTAG? In-System Programmable via IEEE 1149.1 (JTAG) Test Access Port
— User Selectable 3.3V or 5V I/O Supports MixedVoltage Systems (VCCIO Pin)
— Open-Drain Output Option
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 200 MHz Maximum Operating Frequency
— tpd = 4.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號:
1032EA
- 制造商:
LATTICE
- 制造商全稱:
Lattice Semiconductor
- 功能描述:
In-System Programmable High Density PLD
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
WALTER華德 |
2112+ |
SMD,10.25x3.2x3.2mm |
115000 |
2000個/圓盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨, |
詢價 | ||
WAITER |
24+ |
SMD |
68900 |
一站配齊 原盒原包現(xiàn)貨 朱S Q2355605126 |
詢價 | ||
ON |
24+ |
SOP16 |
100 |
詢價 | |||
MOT |
24+ |
SOP16 |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
MOT |
24+ |
SOP |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢! |
詢價 | ||
24+ |
N/A |
46000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
WAITER |
22+ |
SMD |
25000 |
原裝現(xiàn)貨,價格優(yōu)惠,假一罰十 |
詢價 | ||
VCC/CML |
2022+ |
2002 |
全新原裝 貨期兩周 |
詢價 | |||
WALTER |
23+ |
SMD |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||
Freescal |
23+ |
8890 |
價格優(yōu)勢、原裝現(xiàn)貨、客戶至上。歡迎廣大客戶來電查詢 |
詢價 |